CIRCUIT FOR CONTROLLING THE SENSE AMPLIFIER OF SEMICONDUCTOR MEMORY DEVICE

PURPOSE: A circuit for controlling a sense amplifier is provided to reduce a signal transfer path and the number of gates necessary for consisting of the circuit by generating sense amp control signals by using sense amp enable bar signals. CONSTITUTION: A circuit for controlling a sense amplifier o...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
1. Verfasser: JUNG, TAE HYEONG
Format: Patent
Sprache:eng ; kor
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator JUNG, TAE HYEONG
description PURPOSE: A circuit for controlling a sense amplifier is provided to reduce a signal transfer path and the number of gates necessary for consisting of the circuit by generating sense amp control signals by using sense amp enable bar signals. CONSTITUTION: A circuit for controlling a sense amplifier of a semiconductor memory device includes a first through seventh logic gates. The first logic gate(504) outputs logic 0 when at least one of input sense amp enable bar signals is logic 1. The second logic gate(508) outputs a first NMOS sense amp enable bar signal of high level when an output of the first logic gate is logic 0 and the sense amp enable bar signal is logic 1. The third logic gate(512) outputs a first PMOS sense amp enable bar signal of high level when at least one of an output of the first logic gate and the sense amp enable bar signal. The fourth logic gate outputs logic 1 when at least one of a plurality of mat selection bar signals is logic 0. The fifth logic gate outputs logic 1 when the first NMOS sense amp enable bar signal is logic 0 and an output of the fourth logic gate is logic 1. The sixth logic gate outputs logic 0 when the first PMOS sense amp enable bar signal is logic 1 and an output of the fourth logic gate is logic 1. The seventh logic gate outputs a second PMOS sense amp control signal of logic 1 when both outputs of the fifth and sixth logic gates are logic 1.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_KR20010001852A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>KR20010001852A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_KR20010001852A3</originalsourceid><addsrcrecordid>eNrjZPBy9gxyDvUMUXDzD1Jw9vcLCfL38fH0c1cI8XBVCHb1C3ZVcPQN8PF083QNUvB3Awr5egKVuYQ6hwA1-Lr6-gdFKri4hnk6u_IwsKYl5hSn8kJpbgZlN9cQZw_d1IL8-NTigsTk1LzUknjvICMDA0MDILYwNXI0Jk4VACRALk0</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>CIRCUIT FOR CONTROLLING THE SENSE AMPLIFIER OF SEMICONDUCTOR MEMORY DEVICE</title><source>esp@cenet</source><creator>JUNG, TAE HYEONG</creator><creatorcontrib>JUNG, TAE HYEONG</creatorcontrib><description>PURPOSE: A circuit for controlling a sense amplifier is provided to reduce a signal transfer path and the number of gates necessary for consisting of the circuit by generating sense amp control signals by using sense amp enable bar signals. CONSTITUTION: A circuit for controlling a sense amplifier of a semiconductor memory device includes a first through seventh logic gates. The first logic gate(504) outputs logic 0 when at least one of input sense amp enable bar signals is logic 1. The second logic gate(508) outputs a first NMOS sense amp enable bar signal of high level when an output of the first logic gate is logic 0 and the sense amp enable bar signal is logic 1. The third logic gate(512) outputs a first PMOS sense amp enable bar signal of high level when at least one of an output of the first logic gate and the sense amp enable bar signal. The fourth logic gate outputs logic 1 when at least one of a plurality of mat selection bar signals is logic 0. The fifth logic gate outputs logic 1 when the first NMOS sense amp enable bar signal is logic 0 and an output of the fourth logic gate is logic 1. The sixth logic gate outputs logic 0 when the first PMOS sense amp enable bar signal is logic 1 and an output of the fourth logic gate is logic 1. The seventh logic gate outputs a second PMOS sense amp control signal of logic 1 when both outputs of the fifth and sixth logic gates are logic 1.</description><edition>7</edition><language>eng ; kor</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2001</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20010105&amp;DB=EPODOC&amp;CC=KR&amp;NR=20010001852A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25543,76293</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20010105&amp;DB=EPODOC&amp;CC=KR&amp;NR=20010001852A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>JUNG, TAE HYEONG</creatorcontrib><title>CIRCUIT FOR CONTROLLING THE SENSE AMPLIFIER OF SEMICONDUCTOR MEMORY DEVICE</title><description>PURPOSE: A circuit for controlling a sense amplifier is provided to reduce a signal transfer path and the number of gates necessary for consisting of the circuit by generating sense amp control signals by using sense amp enable bar signals. CONSTITUTION: A circuit for controlling a sense amplifier of a semiconductor memory device includes a first through seventh logic gates. The first logic gate(504) outputs logic 0 when at least one of input sense amp enable bar signals is logic 1. The second logic gate(508) outputs a first NMOS sense amp enable bar signal of high level when an output of the first logic gate is logic 0 and the sense amp enable bar signal is logic 1. The third logic gate(512) outputs a first PMOS sense amp enable bar signal of high level when at least one of an output of the first logic gate and the sense amp enable bar signal. The fourth logic gate outputs logic 1 when at least one of a plurality of mat selection bar signals is logic 0. The fifth logic gate outputs logic 1 when the first NMOS sense amp enable bar signal is logic 0 and an output of the fourth logic gate is logic 1. The sixth logic gate outputs logic 0 when the first PMOS sense amp enable bar signal is logic 1 and an output of the fourth logic gate is logic 1. The seventh logic gate outputs a second PMOS sense amp control signal of logic 1 when both outputs of the fifth and sixth logic gates are logic 1.</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2001</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZPBy9gxyDvUMUXDzD1Jw9vcLCfL38fH0c1cI8XBVCHb1C3ZVcPQN8PF083QNUvB3Awr5egKVuYQ6hwA1-Lr6-gdFKri4hnk6u_IwsKYl5hSn8kJpbgZlN9cQZw_d1IL8-NTigsTk1LzUknjvICMDA0MDILYwNXI0Jk4VACRALk0</recordid><startdate>20010105</startdate><enddate>20010105</enddate><creator>JUNG, TAE HYEONG</creator><scope>EVB</scope></search><sort><creationdate>20010105</creationdate><title>CIRCUIT FOR CONTROLLING THE SENSE AMPLIFIER OF SEMICONDUCTOR MEMORY DEVICE</title><author>JUNG, TAE HYEONG</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_KR20010001852A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; kor</language><creationdate>2001</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>JUNG, TAE HYEONG</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>JUNG, TAE HYEONG</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>CIRCUIT FOR CONTROLLING THE SENSE AMPLIFIER OF SEMICONDUCTOR MEMORY DEVICE</title><date>2001-01-05</date><risdate>2001</risdate><abstract>PURPOSE: A circuit for controlling a sense amplifier is provided to reduce a signal transfer path and the number of gates necessary for consisting of the circuit by generating sense amp control signals by using sense amp enable bar signals. CONSTITUTION: A circuit for controlling a sense amplifier of a semiconductor memory device includes a first through seventh logic gates. The first logic gate(504) outputs logic 0 when at least one of input sense amp enable bar signals is logic 1. The second logic gate(508) outputs a first NMOS sense amp enable bar signal of high level when an output of the first logic gate is logic 0 and the sense amp enable bar signal is logic 1. The third logic gate(512) outputs a first PMOS sense amp enable bar signal of high level when at least one of an output of the first logic gate and the sense amp enable bar signal. The fourth logic gate outputs logic 1 when at least one of a plurality of mat selection bar signals is logic 0. The fifth logic gate outputs logic 1 when the first NMOS sense amp enable bar signal is logic 0 and an output of the fourth logic gate is logic 1. The sixth logic gate outputs logic 0 when the first PMOS sense amp enable bar signal is logic 1 and an output of the fourth logic gate is logic 1. The seventh logic gate outputs a second PMOS sense amp control signal of logic 1 when both outputs of the fifth and sixth logic gates are logic 1.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng ; kor
recordid cdi_epo_espacenet_KR20010001852A
source esp@cenet
subjects INFORMATION STORAGE
PHYSICS
STATIC STORES
title CIRCUIT FOR CONTROLLING THE SENSE AMPLIFIER OF SEMICONDUCTOR MEMORY DEVICE
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-23T17%3A16%3A33IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=JUNG,%20TAE%20HYEONG&rft.date=2001-01-05&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EKR20010001852A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true