METHOD FOR MANUFACTURING TRENCH ISOLATION LAYER OF SEMICONDUCTOR DEVICES

PURPOSE: A fabrication method of an extended trench isolation layer is provided to prevent an INWE(inverse narrow width effect) and an NWE(narrow width effect) by protecting an oxidation of a gate electrode using a spacer. CONSTITUTION: A method for manufacturing a trench isolation layer of semicond...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
1. Verfasser: JEONG, MYUNG JUN
Format: Patent
Sprache:eng ; kor
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator JEONG, MYUNG JUN
description PURPOSE: A fabrication method of an extended trench isolation layer is provided to prevent an INWE(inverse narrow width effect) and an NWE(narrow width effect) by protecting an oxidation of a gate electrode using a spacer. CONSTITUTION: A method for manufacturing a trench isolation layer of semiconductor devices comprises the steps of sequentially forming a gate oxide(1), a poly crystalline silicon layer(2) and a silicon nitride(3) on a substrate, exposing the substrate corresponding to an isolation region by patterning, forming an oxide spacer(7) at side walls of the etched silicon nitride(3), poly crystalline silicon layer(2) and gate oxide(1), etching the exposed substrate using the spacer(7) and the silicon nitride(3) as a mask, forming a sacrificial oxide(4) to remove defects of the etched substrate, forming an isolating layer(5), and flattening the isolating layer(5) using the silicon nitride(3) as a stopping layer. 실리콘기판 식각공정 이전에 스페이서막을 형성하고 실리콘기판을 식각하여 희생산화막 형성시 제1다결정실리콘막의 산화를 방지하여 채널영역의 감소가 없고 노광능력보다 더 작은 소자분리영역을 형성하며, 후속 열공정에 의하여 불순물의 증가 또는 감소가 발생하는 영역이 채널영역에 포함되지 않음으로써 INWE나 NWE와 같은 비정상적인 소자특성이 없는 반도체소자의 연장형 트렌치 소자분리막을 제조한다.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_KR20000027372A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>KR20000027372A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_KR20000027372A3</originalsourceid><addsrcrecordid>eNrjZPDwdQ3x8HdRcPMPUvB19At1c3QOCQ3y9HNXCAly9XP2UPAM9vdxDPH091PwcYx0DVLwd1MIdvX1dPb3cwl1DgHqcnEN83R2DeZhYE1LzClO5YXS3AzKbq4hzh66qQX58anFBYnJqXmpJfHeQUYGIGBkbmxu5GhMnCoA01wt3w</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>METHOD FOR MANUFACTURING TRENCH ISOLATION LAYER OF SEMICONDUCTOR DEVICES</title><source>esp@cenet</source><creator>JEONG, MYUNG JUN</creator><creatorcontrib>JEONG, MYUNG JUN</creatorcontrib><description>PURPOSE: A fabrication method of an extended trench isolation layer is provided to prevent an INWE(inverse narrow width effect) and an NWE(narrow width effect) by protecting an oxidation of a gate electrode using a spacer. CONSTITUTION: A method for manufacturing a trench isolation layer of semiconductor devices comprises the steps of sequentially forming a gate oxide(1), a poly crystalline silicon layer(2) and a silicon nitride(3) on a substrate, exposing the substrate corresponding to an isolation region by patterning, forming an oxide spacer(7) at side walls of the etched silicon nitride(3), poly crystalline silicon layer(2) and gate oxide(1), etching the exposed substrate using the spacer(7) and the silicon nitride(3) as a mask, forming a sacrificial oxide(4) to remove defects of the etched substrate, forming an isolating layer(5), and flattening the isolating layer(5) using the silicon nitride(3) as a stopping layer. 실리콘기판 식각공정 이전에 스페이서막을 형성하고 실리콘기판을 식각하여 희생산화막 형성시 제1다결정실리콘막의 산화를 방지하여 채널영역의 감소가 없고 노광능력보다 더 작은 소자분리영역을 형성하며, 후속 열공정에 의하여 불순물의 증가 또는 감소가 발생하는 영역이 채널영역에 포함되지 않음으로써 INWE나 NWE와 같은 비정상적인 소자특성이 없는 반도체소자의 연장형 트렌치 소자분리막을 제조한다.</description><edition>7</edition><language>eng ; kor</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2000</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20000515&amp;DB=EPODOC&amp;CC=KR&amp;NR=20000027372A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20000515&amp;DB=EPODOC&amp;CC=KR&amp;NR=20000027372A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>JEONG, MYUNG JUN</creatorcontrib><title>METHOD FOR MANUFACTURING TRENCH ISOLATION LAYER OF SEMICONDUCTOR DEVICES</title><description>PURPOSE: A fabrication method of an extended trench isolation layer is provided to prevent an INWE(inverse narrow width effect) and an NWE(narrow width effect) by protecting an oxidation of a gate electrode using a spacer. CONSTITUTION: A method for manufacturing a trench isolation layer of semiconductor devices comprises the steps of sequentially forming a gate oxide(1), a poly crystalline silicon layer(2) and a silicon nitride(3) on a substrate, exposing the substrate corresponding to an isolation region by patterning, forming an oxide spacer(7) at side walls of the etched silicon nitride(3), poly crystalline silicon layer(2) and gate oxide(1), etching the exposed substrate using the spacer(7) and the silicon nitride(3) as a mask, forming a sacrificial oxide(4) to remove defects of the etched substrate, forming an isolating layer(5), and flattening the isolating layer(5) using the silicon nitride(3) as a stopping layer. 실리콘기판 식각공정 이전에 스페이서막을 형성하고 실리콘기판을 식각하여 희생산화막 형성시 제1다결정실리콘막의 산화를 방지하여 채널영역의 감소가 없고 노광능력보다 더 작은 소자분리영역을 형성하며, 후속 열공정에 의하여 불순물의 증가 또는 감소가 발생하는 영역이 채널영역에 포함되지 않음으로써 INWE나 NWE와 같은 비정상적인 소자특성이 없는 반도체소자의 연장형 트렌치 소자분리막을 제조한다.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2000</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZPDwdQ3x8HdRcPMPUvB19At1c3QOCQ3y9HNXCAly9XP2UPAM9vdxDPH091PwcYx0DVLwd1MIdvX1dPb3cwl1DgHqcnEN83R2DeZhYE1LzClO5YXS3AzKbq4hzh66qQX58anFBYnJqXmpJfHeQUYGIGBkbmxu5GhMnCoA01wt3w</recordid><startdate>20000515</startdate><enddate>20000515</enddate><creator>JEONG, MYUNG JUN</creator><scope>EVB</scope></search><sort><creationdate>20000515</creationdate><title>METHOD FOR MANUFACTURING TRENCH ISOLATION LAYER OF SEMICONDUCTOR DEVICES</title><author>JEONG, MYUNG JUN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_KR20000027372A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; kor</language><creationdate>2000</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>JEONG, MYUNG JUN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>JEONG, MYUNG JUN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>METHOD FOR MANUFACTURING TRENCH ISOLATION LAYER OF SEMICONDUCTOR DEVICES</title><date>2000-05-15</date><risdate>2000</risdate><abstract>PURPOSE: A fabrication method of an extended trench isolation layer is provided to prevent an INWE(inverse narrow width effect) and an NWE(narrow width effect) by protecting an oxidation of a gate electrode using a spacer. CONSTITUTION: A method for manufacturing a trench isolation layer of semiconductor devices comprises the steps of sequentially forming a gate oxide(1), a poly crystalline silicon layer(2) and a silicon nitride(3) on a substrate, exposing the substrate corresponding to an isolation region by patterning, forming an oxide spacer(7) at side walls of the etched silicon nitride(3), poly crystalline silicon layer(2) and gate oxide(1), etching the exposed substrate using the spacer(7) and the silicon nitride(3) as a mask, forming a sacrificial oxide(4) to remove defects of the etched substrate, forming an isolating layer(5), and flattening the isolating layer(5) using the silicon nitride(3) as a stopping layer. 실리콘기판 식각공정 이전에 스페이서막을 형성하고 실리콘기판을 식각하여 희생산화막 형성시 제1다결정실리콘막의 산화를 방지하여 채널영역의 감소가 없고 노광능력보다 더 작은 소자분리영역을 형성하며, 후속 열공정에 의하여 불순물의 증가 또는 감소가 발생하는 영역이 채널영역에 포함되지 않음으로써 INWE나 NWE와 같은 비정상적인 소자특성이 없는 반도체소자의 연장형 트렌치 소자분리막을 제조한다.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng ; kor
recordid cdi_epo_espacenet_KR20000027372A
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title METHOD FOR MANUFACTURING TRENCH ISOLATION LAYER OF SEMICONDUCTOR DEVICES
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-28T17%3A08%3A51IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=JEONG,%20MYUNG%20JUN&rft.date=2000-05-15&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EKR20000027372A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true