PHASE LOCKED LOOP CIRCUIT

PURPOSE: A phase locked loop circuit is provided to reduce the unnecessary driving of the phase locked loop circuit by setting a boundary of a buffer for absorbing a jitter and controlling a clock speed. CONSTITUTION: A buffer stores transmission data. A control interface part(11) generates upper an...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: KANG, BYEONG TAE, MUN, HUI GEUN, LEE, JONG NAM
Format: Patent
Sprache:eng ; kor
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator KANG, BYEONG TAE
MUN, HUI GEUN
LEE, JONG NAM
description PURPOSE: A phase locked loop circuit is provided to reduce the unnecessary driving of the phase locked loop circuit by setting a boundary of a buffer for absorbing a jitter and controlling a clock speed. CONSTITUTION: A buffer stores transmission data. A control interface part(11) generates upper and lower alarming information and sampling information. A boundary decision portion(12) determines upper and lower boundaries of the buffer based on the upper and lower alarming information. A sampling decision portion(13) determines a sampling period based on the sampling information. An output control signal generating unit generates an output control signal by comparing the amount of data stored on the buffer with the upper and lower boundaries of the buffer. A FIFO status check portion(14) generates an upper alarming signal if the data of the buffer has an upper boundary; and, otherwise, it generates a lower alarming signal. An OP amp control portion(15) increases a clock speed in response to the upper alarming signal, decreases the clock speed in response to the lower alarming signal, and maintains a current state of the clock speed when none of the alarming signals is generated.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_KR100350498BB1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>KR100350498BB1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_KR100350498BB13</originalsourceid><addsrcrecordid>eNrjZJAM8HAMdlXw8Xf2dnUBUv4BCs6eQc6hniE8DKxpiTnFqbxQmptB2c01xNlDN7UgPz61uCAxOTUvtSTeO8jQwMDY1MDE0sLJydCYOFUAgmAg0A</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>PHASE LOCKED LOOP CIRCUIT</title><source>esp@cenet</source><creator>KANG, BYEONG TAE ; MUN, HUI GEUN ; LEE, JONG NAM</creator><creatorcontrib>KANG, BYEONG TAE ; MUN, HUI GEUN ; LEE, JONG NAM</creatorcontrib><description>PURPOSE: A phase locked loop circuit is provided to reduce the unnecessary driving of the phase locked loop circuit by setting a boundary of a buffer for absorbing a jitter and controlling a clock speed. CONSTITUTION: A buffer stores transmission data. A control interface part(11) generates upper and lower alarming information and sampling information. A boundary decision portion(12) determines upper and lower boundaries of the buffer based on the upper and lower alarming information. A sampling decision portion(13) determines a sampling period based on the sampling information. An output control signal generating unit generates an output control signal by comparing the amount of data stored on the buffer with the upper and lower boundaries of the buffer. A FIFO status check portion(14) generates an upper alarming signal if the data of the buffer has an upper boundary; and, otherwise, it generates a lower alarming signal. An OP amp control portion(15) increases a clock speed in response to the upper alarming signal, decreases the clock speed in response to the lower alarming signal, and maintains a current state of the clock speed when none of the alarming signals is generated.</description><edition>7</edition><language>eng ; kor</language><subject>ELECTRIC COMMUNICATION TECHNIQUE ; ELECTRICITY ; TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><creationdate>2002</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20020816&amp;DB=EPODOC&amp;CC=KR&amp;NR=100350498B1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25543,76294</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20020816&amp;DB=EPODOC&amp;CC=KR&amp;NR=100350498B1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>KANG, BYEONG TAE</creatorcontrib><creatorcontrib>MUN, HUI GEUN</creatorcontrib><creatorcontrib>LEE, JONG NAM</creatorcontrib><title>PHASE LOCKED LOOP CIRCUIT</title><description>PURPOSE: A phase locked loop circuit is provided to reduce the unnecessary driving of the phase locked loop circuit by setting a boundary of a buffer for absorbing a jitter and controlling a clock speed. CONSTITUTION: A buffer stores transmission data. A control interface part(11) generates upper and lower alarming information and sampling information. A boundary decision portion(12) determines upper and lower boundaries of the buffer based on the upper and lower alarming information. A sampling decision portion(13) determines a sampling period based on the sampling information. An output control signal generating unit generates an output control signal by comparing the amount of data stored on the buffer with the upper and lower boundaries of the buffer. A FIFO status check portion(14) generates an upper alarming signal if the data of the buffer has an upper boundary; and, otherwise, it generates a lower alarming signal. An OP amp control portion(15) increases a clock speed in response to the upper alarming signal, decreases the clock speed in response to the lower alarming signal, and maintains a current state of the clock speed when none of the alarming signals is generated.</description><subject>ELECTRIC COMMUNICATION TECHNIQUE</subject><subject>ELECTRICITY</subject><subject>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2002</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZJAM8HAMdlXw8Xf2dnUBUv4BCs6eQc6hniE8DKxpiTnFqbxQmptB2c01xNlDN7UgPz61uCAxOTUvtSTeO8jQwMDY1MDE0sLJydCYOFUAgmAg0A</recordid><startdate>20020816</startdate><enddate>20020816</enddate><creator>KANG, BYEONG TAE</creator><creator>MUN, HUI GEUN</creator><creator>LEE, JONG NAM</creator><scope>EVB</scope></search><sort><creationdate>20020816</creationdate><title>PHASE LOCKED LOOP CIRCUIT</title><author>KANG, BYEONG TAE ; MUN, HUI GEUN ; LEE, JONG NAM</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_KR100350498BB13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; kor</language><creationdate>2002</creationdate><topic>ELECTRIC COMMUNICATION TECHNIQUE</topic><topic>ELECTRICITY</topic><topic>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</topic><toplevel>online_resources</toplevel><creatorcontrib>KANG, BYEONG TAE</creatorcontrib><creatorcontrib>MUN, HUI GEUN</creatorcontrib><creatorcontrib>LEE, JONG NAM</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>KANG, BYEONG TAE</au><au>MUN, HUI GEUN</au><au>LEE, JONG NAM</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>PHASE LOCKED LOOP CIRCUIT</title><date>2002-08-16</date><risdate>2002</risdate><abstract>PURPOSE: A phase locked loop circuit is provided to reduce the unnecessary driving of the phase locked loop circuit by setting a boundary of a buffer for absorbing a jitter and controlling a clock speed. CONSTITUTION: A buffer stores transmission data. A control interface part(11) generates upper and lower alarming information and sampling information. A boundary decision portion(12) determines upper and lower boundaries of the buffer based on the upper and lower alarming information. A sampling decision portion(13) determines a sampling period based on the sampling information. An output control signal generating unit generates an output control signal by comparing the amount of data stored on the buffer with the upper and lower boundaries of the buffer. A FIFO status check portion(14) generates an upper alarming signal if the data of the buffer has an upper boundary; and, otherwise, it generates a lower alarming signal. An OP amp control portion(15) increases a clock speed in response to the upper alarming signal, decreases the clock speed in response to the lower alarming signal, and maintains a current state of the clock speed when none of the alarming signals is generated.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng ; kor
recordid cdi_epo_espacenet_KR100350498BB1
source esp@cenet
subjects ELECTRIC COMMUNICATION TECHNIQUE
ELECTRICITY
TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION
title PHASE LOCKED LOOP CIRCUIT
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-22T11%3A09%3A00IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=KANG,%20BYEONG%20TAE&rft.date=2002-08-16&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EKR100350498BB1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true