TEST MODE SETTING CIRCUIT OF TEST CIRCUIT FOR SEMICONDUCTOR MEMORY
A test mode setting circuit includes a high voltage detection circuit (9), an uppermost row address buffer (2m') and a row address buffer control circuit for the uppermost row address buffer (12). When a high voltage is supplied to a common input terminal (In12) for the test mode setting, the u...
Gespeichert in:
1. Verfasser: | |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | A test mode setting circuit includes a high voltage detection circuit (9), an uppermost row address buffer (2m') and a row address buffer control circuit for the uppermost row address buffer (12). When a high voltage is supplied to a common input terminal (In12) for the test mode setting, the uppermost row address buffer receives through the common input terminal an uppermost address signal (A12), and provides the uppermost address signal as an uppermost internal row address signal ( phi A12). The row address buffer control circuit operates such that, when an upper stage transistor (N1) in stacked two N-channel MOS transistors (N1,N2) of the uppermost row address buffer becomes conductive through the high voltage, an internal control signal ( phi XA') for the uppermost row address buffer is supplied to a lower stage transistor (N2) connected to a ground thus causing the lower stage transistor to become a non-conductive state whereby a voltage across the gate and source electrodes and a voltage across the gate and drain electrodes of the upper stage transistor are rendered to be a level lower than the high voltage. This enables the relaxing of the high electric field applied to the gate electrode and the reducing of the likelihood of the destruction of the gate oxide film. |
---|