INFORMATION PROCESSOR

PURPOSE:To invalidate a buffer at high speed by rewriting the identifier register of a processor to a new identifier for every invalidating processing of an address converting buffer and converting the address thereafter by the use of the address converting buffer holding the new identifier. CONSTIT...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: SAWAMOTO HIDEO, ARA MARI, YAMAGATA MAKOTO
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator SAWAMOTO HIDEO
ARA MARI
YAMAGATA MAKOTO
description PURPOSE:To invalidate a buffer at high speed by rewriting the identifier register of a processor to a new identifier for every invalidating processing of an address converting buffer and converting the address thereafter by the use of the address converting buffer holding the new identifier. CONSTITUTION:At the time of making access to the address converting buffer of a virtual computer, the relevant entry of the buffer 2 is made access by the use of a part of the virtual address of a logical address register 3 to compare in a comparison circuit 5 whether the virtual address part (L) read therefrom coincides with the high order address part of the register 3 or not. In the identifier VMID in the buffer 2, an identifying information value at the time of registering an entry is stored to compare in a comparison circuit 4 whether the read identifier VMID coincides with a currently travelling identification number or not. Thereafter, when the two inputs of the circuits 4, 5 coincide, an output is fed to an AND gate 6 to establish an AND condition and output a real address for a real computer to the buffer 2.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_JPS6428758A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>JPS6428758A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_JPS6428758A3</originalsourceid><addsrcrecordid>eNrjZBD19HPzD_J1DPH091MICPJ3dg0O9g_iYWBNS8wpTuWF0twMCm6uIc4euqkF-fGpxQWJyal5qSXxXgHBZiZGFuamFo7GRCgBAIEjHyg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>INFORMATION PROCESSOR</title><source>esp@cenet</source><creator>SAWAMOTO HIDEO ; ARA MARI ; YAMAGATA MAKOTO</creator><creatorcontrib>SAWAMOTO HIDEO ; ARA MARI ; YAMAGATA MAKOTO</creatorcontrib><description>PURPOSE:To invalidate a buffer at high speed by rewriting the identifier register of a processor to a new identifier for every invalidating processing of an address converting buffer and converting the address thereafter by the use of the address converting buffer holding the new identifier. CONSTITUTION:At the time of making access to the address converting buffer of a virtual computer, the relevant entry of the buffer 2 is made access by the use of a part of the virtual address of a logical address register 3 to compare in a comparison circuit 5 whether the virtual address part (L) read therefrom coincides with the high order address part of the register 3 or not. In the identifier VMID in the buffer 2, an identifying information value at the time of registering an entry is stored to compare in a comparison circuit 4 whether the read identifier VMID coincides with a currently travelling identification number or not. Thereafter, when the two inputs of the circuits 4, 5 coincide, an output is fed to an AND gate 6 to establish an AND condition and output a real address for a real computer to the buffer 2.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>1989</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19890131&amp;DB=EPODOC&amp;CC=JP&amp;NR=S6428758A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,777,882,25545,76296</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19890131&amp;DB=EPODOC&amp;CC=JP&amp;NR=S6428758A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>SAWAMOTO HIDEO</creatorcontrib><creatorcontrib>ARA MARI</creatorcontrib><creatorcontrib>YAMAGATA MAKOTO</creatorcontrib><title>INFORMATION PROCESSOR</title><description>PURPOSE:To invalidate a buffer at high speed by rewriting the identifier register of a processor to a new identifier for every invalidating processing of an address converting buffer and converting the address thereafter by the use of the address converting buffer holding the new identifier. CONSTITUTION:At the time of making access to the address converting buffer of a virtual computer, the relevant entry of the buffer 2 is made access by the use of a part of the virtual address of a logical address register 3 to compare in a comparison circuit 5 whether the virtual address part (L) read therefrom coincides with the high order address part of the register 3 or not. In the identifier VMID in the buffer 2, an identifying information value at the time of registering an entry is stored to compare in a comparison circuit 4 whether the read identifier VMID coincides with a currently travelling identification number or not. Thereafter, when the two inputs of the circuits 4, 5 coincide, an output is fed to an AND gate 6 to establish an AND condition and output a real address for a real computer to the buffer 2.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1989</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZBD19HPzD_J1DPH091MICPJ3dg0O9g_iYWBNS8wpTuWF0twMCm6uIc4euqkF-fGpxQWJyal5qSXxXgHBZiZGFuamFo7GRCgBAIEjHyg</recordid><startdate>19890131</startdate><enddate>19890131</enddate><creator>SAWAMOTO HIDEO</creator><creator>ARA MARI</creator><creator>YAMAGATA MAKOTO</creator><scope>EVB</scope></search><sort><creationdate>19890131</creationdate><title>INFORMATION PROCESSOR</title><author>SAWAMOTO HIDEO ; ARA MARI ; YAMAGATA MAKOTO</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_JPS6428758A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>1989</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>SAWAMOTO HIDEO</creatorcontrib><creatorcontrib>ARA MARI</creatorcontrib><creatorcontrib>YAMAGATA MAKOTO</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>SAWAMOTO HIDEO</au><au>ARA MARI</au><au>YAMAGATA MAKOTO</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>INFORMATION PROCESSOR</title><date>1989-01-31</date><risdate>1989</risdate><abstract>PURPOSE:To invalidate a buffer at high speed by rewriting the identifier register of a processor to a new identifier for every invalidating processing of an address converting buffer and converting the address thereafter by the use of the address converting buffer holding the new identifier. CONSTITUTION:At the time of making access to the address converting buffer of a virtual computer, the relevant entry of the buffer 2 is made access by the use of a part of the virtual address of a logical address register 3 to compare in a comparison circuit 5 whether the virtual address part (L) read therefrom coincides with the high order address part of the register 3 or not. In the identifier VMID in the buffer 2, an identifying information value at the time of registering an entry is stored to compare in a comparison circuit 4 whether the read identifier VMID coincides with a currently travelling identification number or not. Thereafter, when the two inputs of the circuits 4, 5 coincide, an output is fed to an AND gate 6 to establish an AND condition and output a real address for a real computer to the buffer 2.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_JPS6428758A
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title INFORMATION PROCESSOR
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-19T22%3A32%3A04IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=SAWAMOTO%20HIDEO&rft.date=1989-01-31&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EJPS6428758A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true