COMPUTER SYSTEM

PURPOSE:To connect plural processors, or peripheral units having different processing speeds, by providing a circuit to frequency-divide an input clock signal, and a clock selection circuit. CONSTITUTION:The input clock signal is supplied from the clock output terminal CO of a microprocessor MPU tha...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: TSUKAMOTO TAKU, KONO TATSUHIKO
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator TSUKAMOTO TAKU
KONO TATSUHIKO
description PURPOSE:To connect plural processors, or peripheral units having different processing speeds, by providing a circuit to frequency-divide an input clock signal, and a clock selection circuit. CONSTITUTION:The input clock signal is supplied from the clock output terminal CO of a microprocessor MPU that becomes a host computer, to the clock input terminal C1 of a peripheral unit PDU. When the PDU is operated asynchronously and independently from the MPU, a crystal oscillator Xta1 is connected. The input clock signal inputted to the terminal C1, is supplied to a clock generation circuit CG, and the circuit CG performs the waveform arrangement of the input clock signal, and forms a fundamental clock signal. The fundamental clock signal is inputted to a 1/2 frequency-dividing circuit 1/2CD, then a 1/2 frequency-dividing clock signal is formed. The fundamental clock signal, and the 1/2 frequency-dividing clock signal are selected respectively through each of switches Q1 and Q2, and they are supplied to an internal device as internal clock signals CP, and also, they are supplied to an external device through a clock output terminal C3.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_JPS62249217A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>JPS62249217A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_JPS62249217A3</originalsourceid><addsrcrecordid>eNrjZOB39vcNCA1xDVIIjgwOcfXlYWBNS8wpTuWF0twMim6uIc4euqkF-fGpxQWJyal5qSXxXgHBZkZGJpZGhuaOxsSoAQADEB3E</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>COMPUTER SYSTEM</title><source>esp@cenet</source><creator>TSUKAMOTO TAKU ; KONO TATSUHIKO</creator><creatorcontrib>TSUKAMOTO TAKU ; KONO TATSUHIKO</creatorcontrib><description>PURPOSE:To connect plural processors, or peripheral units having different processing speeds, by providing a circuit to frequency-divide an input clock signal, and a clock selection circuit. CONSTITUTION:The input clock signal is supplied from the clock output terminal CO of a microprocessor MPU that becomes a host computer, to the clock input terminal C1 of a peripheral unit PDU. When the PDU is operated asynchronously and independently from the MPU, a crystal oscillator Xta1 is connected. The input clock signal inputted to the terminal C1, is supplied to a clock generation circuit CG, and the circuit CG performs the waveform arrangement of the input clock signal, and forms a fundamental clock signal. The fundamental clock signal is inputted to a 1/2 frequency-dividing circuit 1/2CD, then a 1/2 frequency-dividing clock signal is formed. The fundamental clock signal, and the 1/2 frequency-dividing clock signal are selected respectively through each of switches Q1 and Q2, and they are supplied to an internal device as internal clock signals CP, and also, they are supplied to an external device through a clock output terminal C3.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>1987</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19871030&amp;DB=EPODOC&amp;CC=JP&amp;NR=S62249217A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76516</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19871030&amp;DB=EPODOC&amp;CC=JP&amp;NR=S62249217A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>TSUKAMOTO TAKU</creatorcontrib><creatorcontrib>KONO TATSUHIKO</creatorcontrib><title>COMPUTER SYSTEM</title><description>PURPOSE:To connect plural processors, or peripheral units having different processing speeds, by providing a circuit to frequency-divide an input clock signal, and a clock selection circuit. CONSTITUTION:The input clock signal is supplied from the clock output terminal CO of a microprocessor MPU that becomes a host computer, to the clock input terminal C1 of a peripheral unit PDU. When the PDU is operated asynchronously and independently from the MPU, a crystal oscillator Xta1 is connected. The input clock signal inputted to the terminal C1, is supplied to a clock generation circuit CG, and the circuit CG performs the waveform arrangement of the input clock signal, and forms a fundamental clock signal. The fundamental clock signal is inputted to a 1/2 frequency-dividing circuit 1/2CD, then a 1/2 frequency-dividing clock signal is formed. The fundamental clock signal, and the 1/2 frequency-dividing clock signal are selected respectively through each of switches Q1 and Q2, and they are supplied to an internal device as internal clock signals CP, and also, they are supplied to an external device through a clock output terminal C3.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1987</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZOB39vcNCA1xDVIIjgwOcfXlYWBNS8wpTuWF0twMim6uIc4euqkF-fGpxQWJyal5qSXxXgHBZkZGJpZGhuaOxsSoAQADEB3E</recordid><startdate>19871030</startdate><enddate>19871030</enddate><creator>TSUKAMOTO TAKU</creator><creator>KONO TATSUHIKO</creator><scope>EVB</scope></search><sort><creationdate>19871030</creationdate><title>COMPUTER SYSTEM</title><author>TSUKAMOTO TAKU ; KONO TATSUHIKO</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_JPS62249217A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>1987</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>TSUKAMOTO TAKU</creatorcontrib><creatorcontrib>KONO TATSUHIKO</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>TSUKAMOTO TAKU</au><au>KONO TATSUHIKO</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>COMPUTER SYSTEM</title><date>1987-10-30</date><risdate>1987</risdate><abstract>PURPOSE:To connect plural processors, or peripheral units having different processing speeds, by providing a circuit to frequency-divide an input clock signal, and a clock selection circuit. CONSTITUTION:The input clock signal is supplied from the clock output terminal CO of a microprocessor MPU that becomes a host computer, to the clock input terminal C1 of a peripheral unit PDU. When the PDU is operated asynchronously and independently from the MPU, a crystal oscillator Xta1 is connected. The input clock signal inputted to the terminal C1, is supplied to a clock generation circuit CG, and the circuit CG performs the waveform arrangement of the input clock signal, and forms a fundamental clock signal. The fundamental clock signal is inputted to a 1/2 frequency-dividing circuit 1/2CD, then a 1/2 frequency-dividing clock signal is formed. The fundamental clock signal, and the 1/2 frequency-dividing clock signal are selected respectively through each of switches Q1 and Q2, and they are supplied to an internal device as internal clock signals CP, and also, they are supplied to an external device through a clock output terminal C3.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_JPS62249217A
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title COMPUTER SYSTEM
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-14T18%3A20%3A18IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=TSUKAMOTO%20TAKU&rft.date=1987-10-30&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EJPS62249217A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true