ROW DECODER FOR SEMICONDUCTOR MEMORY

PROBLEM TO BE SOLVED: To provide a decoder circuit in which a word line enable-speed can be increased. SOLUTION: This device is provided with a main row decoder 70 selecting a main word line MWL in accordance with a row address in normal operation and disabling MWL in accordance with a blocking sign...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: RI SHINKO, BOKU KITETSU
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator RI SHINKO
BOKU KITETSU
description PROBLEM TO BE SOLVED: To provide a decoder circuit in which a word line enable-speed can be increased. SOLUTION: This device is provided with a main row decoder 70 selecting a main word line MWL in accordance with a row address in normal operation and disabling MWL in accordance with a blocking signal/CONCLK in row redundant operation, a section row decoder 80 receives an output of MRD 70 and a burst address in normal operation and driving a section word line SWL conforming to MWL, a redundant main row decoder 120 selecting a redundant main word line RMWL from an address control clock being the basis of a decoding signal of a row address and a blocking signal in row redundant operation, a redundant section row decoder 90 receives an output of RMRD 120 and a burst address and driving a redundant section word line rswl conforming to RMRD. As an address control clock is directly applied to a redundant main row decoder, increasing WL enable-speed can be achieved.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_JPH10177791A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>JPH10177791A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_JPH10177791A3</originalsourceid><addsrcrecordid>eNrjZFAJ8g9XcHF19ndxDVJw8w9SCHb19XT293MJdQ4B8nxdff2DInkYWNMSc4pTeaE0N4Oim2uIs4duakF-fGpxQWJyal5qSbxXgIehgaG5ubmloaMxMWoAjA8jXA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>ROW DECODER FOR SEMICONDUCTOR MEMORY</title><source>esp@cenet</source><creator>RI SHINKO ; BOKU KITETSU</creator><creatorcontrib>RI SHINKO ; BOKU KITETSU</creatorcontrib><description>PROBLEM TO BE SOLVED: To provide a decoder circuit in which a word line enable-speed can be increased. SOLUTION: This device is provided with a main row decoder 70 selecting a main word line MWL in accordance with a row address in normal operation and disabling MWL in accordance with a blocking signal/CONCLK in row redundant operation, a section row decoder 80 receives an output of MRD 70 and a burst address in normal operation and driving a section word line SWL conforming to MWL, a redundant main row decoder 120 selecting a redundant main word line RMWL from an address control clock being the basis of a decoding signal of a row address and a blocking signal in row redundant operation, a redundant section row decoder 90 receives an output of RMRD 120 and a burst address and driving a redundant section word line rswl conforming to RMRD. As an address control clock is directly applied to a redundant main row decoder, increasing WL enable-speed can be achieved.</description><edition>6</edition><language>eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>1998</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19980630&amp;DB=EPODOC&amp;CC=JP&amp;NR=H10177791A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25562,76317</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19980630&amp;DB=EPODOC&amp;CC=JP&amp;NR=H10177791A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>RI SHINKO</creatorcontrib><creatorcontrib>BOKU KITETSU</creatorcontrib><title>ROW DECODER FOR SEMICONDUCTOR MEMORY</title><description>PROBLEM TO BE SOLVED: To provide a decoder circuit in which a word line enable-speed can be increased. SOLUTION: This device is provided with a main row decoder 70 selecting a main word line MWL in accordance with a row address in normal operation and disabling MWL in accordance with a blocking signal/CONCLK in row redundant operation, a section row decoder 80 receives an output of MRD 70 and a burst address in normal operation and driving a section word line SWL conforming to MWL, a redundant main row decoder 120 selecting a redundant main word line RMWL from an address control clock being the basis of a decoding signal of a row address and a blocking signal in row redundant operation, a redundant section row decoder 90 receives an output of RMRD 120 and a burst address and driving a redundant section word line rswl conforming to RMRD. As an address control clock is directly applied to a redundant main row decoder, increasing WL enable-speed can be achieved.</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1998</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZFAJ8g9XcHF19ndxDVJw8w9SCHb19XT293MJdQ4B8nxdff2DInkYWNMSc4pTeaE0N4Oim2uIs4duakF-fGpxQWJyal5qSbxXgIehgaG5ubmloaMxMWoAjA8jXA</recordid><startdate>19980630</startdate><enddate>19980630</enddate><creator>RI SHINKO</creator><creator>BOKU KITETSU</creator><scope>EVB</scope></search><sort><creationdate>19980630</creationdate><title>ROW DECODER FOR SEMICONDUCTOR MEMORY</title><author>RI SHINKO ; BOKU KITETSU</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_JPH10177791A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>1998</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>RI SHINKO</creatorcontrib><creatorcontrib>BOKU KITETSU</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>RI SHINKO</au><au>BOKU KITETSU</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>ROW DECODER FOR SEMICONDUCTOR MEMORY</title><date>1998-06-30</date><risdate>1998</risdate><abstract>PROBLEM TO BE SOLVED: To provide a decoder circuit in which a word line enable-speed can be increased. SOLUTION: This device is provided with a main row decoder 70 selecting a main word line MWL in accordance with a row address in normal operation and disabling MWL in accordance with a blocking signal/CONCLK in row redundant operation, a section row decoder 80 receives an output of MRD 70 and a burst address in normal operation and driving a section word line SWL conforming to MWL, a redundant main row decoder 120 selecting a redundant main word line RMWL from an address control clock being the basis of a decoding signal of a row address and a blocking signal in row redundant operation, a redundant section row decoder 90 receives an output of RMRD 120 and a burst address and driving a redundant section word line rswl conforming to RMRD. As an address control clock is directly applied to a redundant main row decoder, increasing WL enable-speed can be achieved.</abstract><edition>6</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_JPH10177791A
source esp@cenet
subjects INFORMATION STORAGE
PHYSICS
STATIC STORES
title ROW DECODER FOR SEMICONDUCTOR MEMORY
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-14T00%3A01%3A03IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=RI%20SHINKO&rft.date=1998-06-30&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EJPH10177791A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true