CIRCUIT FOR CLOCK SIGNAL RESTORATION, CONTROL LOOP AND SIGNAL SISTEM CONSISTING THEREOF

PROBLEM TO BE SOLVED: To recover a clock signal by using a digital input signal by generating at least two values of phase depending on a level of an output of an oscillator on the occurrence of a state change in a series of input values. SOLUTION: A phase detector 10 in the circuit recovering a clo...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: ARUFUONSU SHINABETSUKU, GEORUKU FURANKU, BUERUNAA ROOZENKURANTSU, KARURU SHIIBA
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator ARUFUONSU SHINABETSUKU
GEORUKU FURANKU
BUERUNAA ROOZENKURANTSU
KARURU SHIIBA
description PROBLEM TO BE SOLVED: To recover a clock signal by using a digital input signal by generating at least two values of phase depending on a level of an output of an oscillator on the occurrence of a state change in a series of input values. SOLUTION: A phase detector 10 in the circuit recovering a clock signal receives the input value obtained from sample value of digital input signal. A sampling frequency for the sampled signal is definitely higher than a nominal frequency of the generated clock signal. The phase detector 10 compares the intensity of oscillator value of a digital oscillator 14 when a series of input signals represent a state change with at least one reference value. When the output value of the oscillator exceeds the reference value, for example, the phase detector 10 provides an output of a positive phase, when the output value of the oscillator is equal to the reference value, the phase detector 10 provides an output of a zero phase, and in the other cases, the phase detector 10 provides an output of a negative phase. A control circuit 16 provides a control instruction for the digital oscillator 14 based on the phase, and generates a count interval depending on the phase.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_JPH0923220A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>JPH0923220A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_JPH0923220A3</originalsourceid><addsrcrecordid>eNqNirEKwjAQQLM4iPoP9wEKpZ0cw5k0pzFXLieOpUicRAv1_5GC7k7vwXtLc0USvJCCZwGMjCfI1CYbQVxWFqvEaQvISYUjROYObDr8pkxZ3XnOs1FqQYMTx35tFvfhMZXNlysD3imGXRlffZnG4Vae5d0fu1Dt66auK9v8sXwAcwkw2w</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>CIRCUIT FOR CLOCK SIGNAL RESTORATION, CONTROL LOOP AND SIGNAL SISTEM CONSISTING THEREOF</title><source>esp@cenet</source><creator>ARUFUONSU SHINABETSUKU ; GEORUKU FURANKU ; BUERUNAA ROOZENKURANTSU ; KARURU SHIIBA</creator><creatorcontrib>ARUFUONSU SHINABETSUKU ; GEORUKU FURANKU ; BUERUNAA ROOZENKURANTSU ; KARURU SHIIBA</creatorcontrib><description>PROBLEM TO BE SOLVED: To recover a clock signal by using a digital input signal by generating at least two values of phase depending on a level of an output of an oscillator on the occurrence of a state change in a series of input values. SOLUTION: A phase detector 10 in the circuit recovering a clock signal receives the input value obtained from sample value of digital input signal. A sampling frequency for the sampled signal is definitely higher than a nominal frequency of the generated clock signal. The phase detector 10 compares the intensity of oscillator value of a digital oscillator 14 when a series of input signals represent a state change with at least one reference value. When the output value of the oscillator exceeds the reference value, for example, the phase detector 10 provides an output of a positive phase, when the output value of the oscillator is equal to the reference value, the phase detector 10 provides an output of a zero phase, and in the other cases, the phase detector 10 provides an output of a negative phase. A control circuit 16 provides a control instruction for the digital oscillator 14 based on the phase, and generates a count interval depending on the phase.</description><edition>6</edition><language>eng</language><subject>AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES ; BASIC ELECTRONIC CIRCUITRY ; ELECTRIC COMMUNICATION TECHNIQUE ; ELECTRICITY ; MULTIPLEX COMMUNICATION ; TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><creationdate>1997</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19970121&amp;DB=EPODOC&amp;CC=JP&amp;NR=H0923220A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76289</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19970121&amp;DB=EPODOC&amp;CC=JP&amp;NR=H0923220A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>ARUFUONSU SHINABETSUKU</creatorcontrib><creatorcontrib>GEORUKU FURANKU</creatorcontrib><creatorcontrib>BUERUNAA ROOZENKURANTSU</creatorcontrib><creatorcontrib>KARURU SHIIBA</creatorcontrib><title>CIRCUIT FOR CLOCK SIGNAL RESTORATION, CONTROL LOOP AND SIGNAL SISTEM CONSISTING THEREOF</title><description>PROBLEM TO BE SOLVED: To recover a clock signal by using a digital input signal by generating at least two values of phase depending on a level of an output of an oscillator on the occurrence of a state change in a series of input values. SOLUTION: A phase detector 10 in the circuit recovering a clock signal receives the input value obtained from sample value of digital input signal. A sampling frequency for the sampled signal is definitely higher than a nominal frequency of the generated clock signal. The phase detector 10 compares the intensity of oscillator value of a digital oscillator 14 when a series of input signals represent a state change with at least one reference value. When the output value of the oscillator exceeds the reference value, for example, the phase detector 10 provides an output of a positive phase, when the output value of the oscillator is equal to the reference value, the phase detector 10 provides an output of a zero phase, and in the other cases, the phase detector 10 provides an output of a negative phase. A control circuit 16 provides a control instruction for the digital oscillator 14 based on the phase, and generates a count interval depending on the phase.</description><subject>AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES</subject><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>ELECTRIC COMMUNICATION TECHNIQUE</subject><subject>ELECTRICITY</subject><subject>MULTIPLEX COMMUNICATION</subject><subject>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1997</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNirEKwjAQQLM4iPoP9wEKpZ0cw5k0pzFXLieOpUicRAv1_5GC7k7vwXtLc0USvJCCZwGMjCfI1CYbQVxWFqvEaQvISYUjROYObDr8pkxZ3XnOs1FqQYMTx35tFvfhMZXNlysD3imGXRlffZnG4Vae5d0fu1Dt66auK9v8sXwAcwkw2w</recordid><startdate>19970121</startdate><enddate>19970121</enddate><creator>ARUFUONSU SHINABETSUKU</creator><creator>GEORUKU FURANKU</creator><creator>BUERUNAA ROOZENKURANTSU</creator><creator>KARURU SHIIBA</creator><scope>EVB</scope></search><sort><creationdate>19970121</creationdate><title>CIRCUIT FOR CLOCK SIGNAL RESTORATION, CONTROL LOOP AND SIGNAL SISTEM CONSISTING THEREOF</title><author>ARUFUONSU SHINABETSUKU ; GEORUKU FURANKU ; BUERUNAA ROOZENKURANTSU ; KARURU SHIIBA</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_JPH0923220A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>1997</creationdate><topic>AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES</topic><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>ELECTRIC COMMUNICATION TECHNIQUE</topic><topic>ELECTRICITY</topic><topic>MULTIPLEX COMMUNICATION</topic><topic>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</topic><toplevel>online_resources</toplevel><creatorcontrib>ARUFUONSU SHINABETSUKU</creatorcontrib><creatorcontrib>GEORUKU FURANKU</creatorcontrib><creatorcontrib>BUERUNAA ROOZENKURANTSU</creatorcontrib><creatorcontrib>KARURU SHIIBA</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>ARUFUONSU SHINABETSUKU</au><au>GEORUKU FURANKU</au><au>BUERUNAA ROOZENKURANTSU</au><au>KARURU SHIIBA</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>CIRCUIT FOR CLOCK SIGNAL RESTORATION, CONTROL LOOP AND SIGNAL SISTEM CONSISTING THEREOF</title><date>1997-01-21</date><risdate>1997</risdate><abstract>PROBLEM TO BE SOLVED: To recover a clock signal by using a digital input signal by generating at least two values of phase depending on a level of an output of an oscillator on the occurrence of a state change in a series of input values. SOLUTION: A phase detector 10 in the circuit recovering a clock signal receives the input value obtained from sample value of digital input signal. A sampling frequency for the sampled signal is definitely higher than a nominal frequency of the generated clock signal. The phase detector 10 compares the intensity of oscillator value of a digital oscillator 14 when a series of input signals represent a state change with at least one reference value. When the output value of the oscillator exceeds the reference value, for example, the phase detector 10 provides an output of a positive phase, when the output value of the oscillator is equal to the reference value, the phase detector 10 provides an output of a zero phase, and in the other cases, the phase detector 10 provides an output of a negative phase. A control circuit 16 provides a control instruction for the digital oscillator 14 based on the phase, and generates a count interval depending on the phase.</abstract><edition>6</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_JPH0923220A
source esp@cenet
subjects AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
BASIC ELECTRONIC CIRCUITRY
ELECTRIC COMMUNICATION TECHNIQUE
ELECTRICITY
MULTIPLEX COMMUNICATION
TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION
title CIRCUIT FOR CLOCK SIGNAL RESTORATION, CONTROL LOOP AND SIGNAL SISTEM CONSISTING THEREOF
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-10T12%3A04%3A12IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=ARUFUONSU%20SHINABETSUKU&rft.date=1997-01-21&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EJPH0923220A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true