HORIZONTAL SYNCHRONIZING SIGNAL GENERATION CIRCUIT FOR PICTURE SIGNAL

PURPOSE:To fatch an exact picture signal in a display/picture memory by continuously generating a necessary horizontal synchronizing signal and preventing the release of the lock of a PLL even when the horizontal synchronizing signal in a vertical synchronizing period is missed, or different. CONSTI...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: ICHIKAWA ZENJIRO, ASANO MITSUGI, YOSHIKAWA SHIGEMITSU
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator ICHIKAWA ZENJIRO
ASANO MITSUGI
YOSHIKAWA SHIGEMITSU
description PURPOSE:To fatch an exact picture signal in a display/picture memory by continuously generating a necessary horizontal synchronizing signal and preventing the release of the lock of a PLL even when the horizontal synchronizing signal in a vertical synchronizing period is missed, or different. CONSTITUTION:An inverse VSUNC input 7 and an HSYNC input 8 are inputted to a gate 9, an HSYNC signal obtained by removing the vertical synchronizing period of an inverse HSYNC signal is generated and transmitted to an edge detection 10 and the second terminal of a gate 18. The edge detection 10 clocks an input signal by a clock generation 11 and a synchronism measuring counter 12 transmits a pulse of 1 clock width to a measured value register 13, interpolation signal preparing counter 14, and gate 15. The counter 14 is synchronized and latched with the output of the gate 15 and outputs a borrow signal. The borrow signal is transmitted through synchronism 16 to the first terminal of a gate 17 as a new horizontal synchronizing signal, the new horizontal synchronizing signal generated in the vertical synchronizing period is continuously inserted into the horizontal synchronizing signal, so that the release of the lock of the PLL can be prevented.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_JPH05207325A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>JPH05207325A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_JPH05207325A3</originalsourceid><addsrcrecordid>eNrjZHD18A_yjPL3C3H0UQiO9HP2CPL384zy9HNXCPZ09wMKurv6uQY5hnj6-yk4ewY5h3qGKLj5BykEeDqHhAa5QlXxMLCmJeYUp_JCaW4GRTfXEGcP3dSC_PjU4oLE5NS81JJ4rwAPA1MjA3NjI1NHY2LUAADSEyy7</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>HORIZONTAL SYNCHRONIZING SIGNAL GENERATION CIRCUIT FOR PICTURE SIGNAL</title><source>esp@cenet</source><creator>ICHIKAWA ZENJIRO ; ASANO MITSUGI ; YOSHIKAWA SHIGEMITSU</creator><creatorcontrib>ICHIKAWA ZENJIRO ; ASANO MITSUGI ; YOSHIKAWA SHIGEMITSU</creatorcontrib><description>PURPOSE:To fatch an exact picture signal in a display/picture memory by continuously generating a necessary horizontal synchronizing signal and preventing the release of the lock of a PLL even when the horizontal synchronizing signal in a vertical synchronizing period is missed, or different. CONSTITUTION:An inverse VSUNC input 7 and an HSYNC input 8 are inputted to a gate 9, an HSYNC signal obtained by removing the vertical synchronizing period of an inverse HSYNC signal is generated and transmitted to an edge detection 10 and the second terminal of a gate 18. The edge detection 10 clocks an input signal by a clock generation 11 and a synchronism measuring counter 12 transmits a pulse of 1 clock width to a measured value register 13, interpolation signal preparing counter 14, and gate 15. The counter 14 is synchronized and latched with the output of the gate 15 and outputs a borrow signal. The borrow signal is transmitted through synchronism 16 to the first terminal of a gate 17 as a new horizontal synchronizing signal, the new horizontal synchronizing signal generated in the vertical synchronizing period is continuously inserted into the horizontal synchronizing signal, so that the release of the lock of the PLL can be prevented.</description><language>eng</language><subject>ADVERTISING ; ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICESUSING STATIC MEANS TO PRESENT VARIABLE INFORMATION ; CRYPTOGRAPHY ; DISPLAY ; EDUCATION ; ELECTRIC COMMUNICATION TECHNIQUE ; ELECTRICITY ; PHYSICS ; PICTORIAL COMMUNICATION, e.g. TELEVISION ; SEALS</subject><creationdate>1993</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19930813&amp;DB=EPODOC&amp;CC=JP&amp;NR=H05207325A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76290</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19930813&amp;DB=EPODOC&amp;CC=JP&amp;NR=H05207325A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>ICHIKAWA ZENJIRO</creatorcontrib><creatorcontrib>ASANO MITSUGI</creatorcontrib><creatorcontrib>YOSHIKAWA SHIGEMITSU</creatorcontrib><title>HORIZONTAL SYNCHRONIZING SIGNAL GENERATION CIRCUIT FOR PICTURE SIGNAL</title><description>PURPOSE:To fatch an exact picture signal in a display/picture memory by continuously generating a necessary horizontal synchronizing signal and preventing the release of the lock of a PLL even when the horizontal synchronizing signal in a vertical synchronizing period is missed, or different. CONSTITUTION:An inverse VSUNC input 7 and an HSYNC input 8 are inputted to a gate 9, an HSYNC signal obtained by removing the vertical synchronizing period of an inverse HSYNC signal is generated and transmitted to an edge detection 10 and the second terminal of a gate 18. The edge detection 10 clocks an input signal by a clock generation 11 and a synchronism measuring counter 12 transmits a pulse of 1 clock width to a measured value register 13, interpolation signal preparing counter 14, and gate 15. The counter 14 is synchronized and latched with the output of the gate 15 and outputs a borrow signal. The borrow signal is transmitted through synchronism 16 to the first terminal of a gate 17 as a new horizontal synchronizing signal, the new horizontal synchronizing signal generated in the vertical synchronizing period is continuously inserted into the horizontal synchronizing signal, so that the release of the lock of the PLL can be prevented.</description><subject>ADVERTISING</subject><subject>ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICESUSING STATIC MEANS TO PRESENT VARIABLE INFORMATION</subject><subject>CRYPTOGRAPHY</subject><subject>DISPLAY</subject><subject>EDUCATION</subject><subject>ELECTRIC COMMUNICATION TECHNIQUE</subject><subject>ELECTRICITY</subject><subject>PHYSICS</subject><subject>PICTORIAL COMMUNICATION, e.g. TELEVISION</subject><subject>SEALS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1993</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZHD18A_yjPL3C3H0UQiO9HP2CPL384zy9HNXCPZ09wMKurv6uQY5hnj6-yk4ewY5h3qGKLj5BykEeDqHhAa5QlXxMLCmJeYUp_JCaW4GRTfXEGcP3dSC_PjU4oLE5NS81JJ4rwAPA1MjA3NjI1NHY2LUAADSEyy7</recordid><startdate>19930813</startdate><enddate>19930813</enddate><creator>ICHIKAWA ZENJIRO</creator><creator>ASANO MITSUGI</creator><creator>YOSHIKAWA SHIGEMITSU</creator><scope>EVB</scope></search><sort><creationdate>19930813</creationdate><title>HORIZONTAL SYNCHRONIZING SIGNAL GENERATION CIRCUIT FOR PICTURE SIGNAL</title><author>ICHIKAWA ZENJIRO ; ASANO MITSUGI ; YOSHIKAWA SHIGEMITSU</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_JPH05207325A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>1993</creationdate><topic>ADVERTISING</topic><topic>ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICESUSING STATIC MEANS TO PRESENT VARIABLE INFORMATION</topic><topic>CRYPTOGRAPHY</topic><topic>DISPLAY</topic><topic>EDUCATION</topic><topic>ELECTRIC COMMUNICATION TECHNIQUE</topic><topic>ELECTRICITY</topic><topic>PHYSICS</topic><topic>PICTORIAL COMMUNICATION, e.g. TELEVISION</topic><topic>SEALS</topic><toplevel>online_resources</toplevel><creatorcontrib>ICHIKAWA ZENJIRO</creatorcontrib><creatorcontrib>ASANO MITSUGI</creatorcontrib><creatorcontrib>YOSHIKAWA SHIGEMITSU</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>ICHIKAWA ZENJIRO</au><au>ASANO MITSUGI</au><au>YOSHIKAWA SHIGEMITSU</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>HORIZONTAL SYNCHRONIZING SIGNAL GENERATION CIRCUIT FOR PICTURE SIGNAL</title><date>1993-08-13</date><risdate>1993</risdate><abstract>PURPOSE:To fatch an exact picture signal in a display/picture memory by continuously generating a necessary horizontal synchronizing signal and preventing the release of the lock of a PLL even when the horizontal synchronizing signal in a vertical synchronizing period is missed, or different. CONSTITUTION:An inverse VSUNC input 7 and an HSYNC input 8 are inputted to a gate 9, an HSYNC signal obtained by removing the vertical synchronizing period of an inverse HSYNC signal is generated and transmitted to an edge detection 10 and the second terminal of a gate 18. The edge detection 10 clocks an input signal by a clock generation 11 and a synchronism measuring counter 12 transmits a pulse of 1 clock width to a measured value register 13, interpolation signal preparing counter 14, and gate 15. The counter 14 is synchronized and latched with the output of the gate 15 and outputs a borrow signal. The borrow signal is transmitted through synchronism 16 to the first terminal of a gate 17 as a new horizontal synchronizing signal, the new horizontal synchronizing signal generated in the vertical synchronizing period is continuously inserted into the horizontal synchronizing signal, so that the release of the lock of the PLL can be prevented.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_JPH05207325A
source esp@cenet
subjects ADVERTISING
ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICESUSING STATIC MEANS TO PRESENT VARIABLE INFORMATION
CRYPTOGRAPHY
DISPLAY
EDUCATION
ELECTRIC COMMUNICATION TECHNIQUE
ELECTRICITY
PHYSICS
PICTORIAL COMMUNICATION, e.g. TELEVISION
SEALS
title HORIZONTAL SYNCHRONIZING SIGNAL GENERATION CIRCUIT FOR PICTURE SIGNAL
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-29T20%3A34%3A01IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=ICHIKAWA%20ZENJIRO&rft.date=1993-08-13&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EJPH05207325A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true