COMMUNICATION SYSTEM BETWEEN PLURAL PROCESSORS

PURPOSE:To suppress the amount of hardware, to eliminate a waiting time and to obtain the high speed processing to improve efficiency by preparing address space for communication between processors on a standard bus and providing a bus cycle generation circuit and a bus monitor circuit on each proce...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: KAMIYA TOSHIZANE, NISHIJIMA TOSHIYA, TAKAI JUNICHI, HIROYA SHIYUUICHI, TAJIRI YASUSHI
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator KAMIYA TOSHIZANE
NISHIJIMA TOSHIYA
TAKAI JUNICHI
HIROYA SHIYUUICHI
TAJIRI YASUSHI
description PURPOSE:To suppress the amount of hardware, to eliminate a waiting time and to obtain the high speed processing to improve efficiency by preparing address space for communication between processors on a standard bus and providing a bus cycle generation circuit and a bus monitor circuit on each processor board. CONSTITUTION:The address space for communication between processors 1 to 3 is prepared on a standard bus 10, bus cycle generation circuits 11(a) to 13(a) and bus monitor circuits 11(b) to 13(b) are provided on each processor board 11 to 13, an internal ready is generated on the side of a transmitting processor at the time of write-in to the prescribed address of a standard bus 10 and an interrupt is executed for a receiving processor by the bus monitor circuits 11(b) to 13(b). At this time, a global memory and a 2 port memory are not required on the standard bus and the number of lines for interrupt request signals is small. Thus, the amount of hardware is suppressed, the waiting time is eliminated, the high speed of the processing is attained and the processing efficiency is improved.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_JPH04119450A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>JPH04119450A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_JPH04119450A3</originalsourceid><addsrcrecordid>eNrjZNBz9vf1DfXzdHYM8fT3UwiODA5x9VVwcg0Jd3X1UwjwCQ1y9FEICPJ3dg0O9g8K5mFgTUvMKU7lhdLcDIpuriHOHrqpBfnxqcUFicmpeakl8V4BHgYmhoaWJqYGjsbEqAEAIRcmbw</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>COMMUNICATION SYSTEM BETWEEN PLURAL PROCESSORS</title><source>esp@cenet</source><creator>KAMIYA TOSHIZANE ; NISHIJIMA TOSHIYA ; TAKAI JUNICHI ; HIROYA SHIYUUICHI ; TAJIRI YASUSHI</creator><creatorcontrib>KAMIYA TOSHIZANE ; NISHIJIMA TOSHIYA ; TAKAI JUNICHI ; HIROYA SHIYUUICHI ; TAJIRI YASUSHI</creatorcontrib><description>PURPOSE:To suppress the amount of hardware, to eliminate a waiting time and to obtain the high speed processing to improve efficiency by preparing address space for communication between processors on a standard bus and providing a bus cycle generation circuit and a bus monitor circuit on each processor board. CONSTITUTION:The address space for communication between processors 1 to 3 is prepared on a standard bus 10, bus cycle generation circuits 11(a) to 13(a) and bus monitor circuits 11(b) to 13(b) are provided on each processor board 11 to 13, an internal ready is generated on the side of a transmitting processor at the time of write-in to the prescribed address of a standard bus 10 and an interrupt is executed for a receiving processor by the bus monitor circuits 11(b) to 13(b). At this time, a global memory and a 2 port memory are not required on the standard bus and the number of lines for interrupt request signals is small. Thus, the amount of hardware is suppressed, the waiting time is eliminated, the high speed of the processing is attained and the processing efficiency is improved.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>1992</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19920420&amp;DB=EPODOC&amp;CC=JP&amp;NR=H04119450A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25543,76293</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19920420&amp;DB=EPODOC&amp;CC=JP&amp;NR=H04119450A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>KAMIYA TOSHIZANE</creatorcontrib><creatorcontrib>NISHIJIMA TOSHIYA</creatorcontrib><creatorcontrib>TAKAI JUNICHI</creatorcontrib><creatorcontrib>HIROYA SHIYUUICHI</creatorcontrib><creatorcontrib>TAJIRI YASUSHI</creatorcontrib><title>COMMUNICATION SYSTEM BETWEEN PLURAL PROCESSORS</title><description>PURPOSE:To suppress the amount of hardware, to eliminate a waiting time and to obtain the high speed processing to improve efficiency by preparing address space for communication between processors on a standard bus and providing a bus cycle generation circuit and a bus monitor circuit on each processor board. CONSTITUTION:The address space for communication between processors 1 to 3 is prepared on a standard bus 10, bus cycle generation circuits 11(a) to 13(a) and bus monitor circuits 11(b) to 13(b) are provided on each processor board 11 to 13, an internal ready is generated on the side of a transmitting processor at the time of write-in to the prescribed address of a standard bus 10 and an interrupt is executed for a receiving processor by the bus monitor circuits 11(b) to 13(b). At this time, a global memory and a 2 port memory are not required on the standard bus and the number of lines for interrupt request signals is small. Thus, the amount of hardware is suppressed, the waiting time is eliminated, the high speed of the processing is attained and the processing efficiency is improved.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1992</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZNBz9vf1DfXzdHYM8fT3UwiODA5x9VVwcg0Jd3X1UwjwCQ1y9FEICPJ3dg0O9g8K5mFgTUvMKU7lhdLcDIpuriHOHrqpBfnxqcUFicmpeakl8V4BHgYmhoaWJqYGjsbEqAEAIRcmbw</recordid><startdate>19920420</startdate><enddate>19920420</enddate><creator>KAMIYA TOSHIZANE</creator><creator>NISHIJIMA TOSHIYA</creator><creator>TAKAI JUNICHI</creator><creator>HIROYA SHIYUUICHI</creator><creator>TAJIRI YASUSHI</creator><scope>EVB</scope></search><sort><creationdate>19920420</creationdate><title>COMMUNICATION SYSTEM BETWEEN PLURAL PROCESSORS</title><author>KAMIYA TOSHIZANE ; NISHIJIMA TOSHIYA ; TAKAI JUNICHI ; HIROYA SHIYUUICHI ; TAJIRI YASUSHI</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_JPH04119450A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>1992</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>KAMIYA TOSHIZANE</creatorcontrib><creatorcontrib>NISHIJIMA TOSHIYA</creatorcontrib><creatorcontrib>TAKAI JUNICHI</creatorcontrib><creatorcontrib>HIROYA SHIYUUICHI</creatorcontrib><creatorcontrib>TAJIRI YASUSHI</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>KAMIYA TOSHIZANE</au><au>NISHIJIMA TOSHIYA</au><au>TAKAI JUNICHI</au><au>HIROYA SHIYUUICHI</au><au>TAJIRI YASUSHI</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>COMMUNICATION SYSTEM BETWEEN PLURAL PROCESSORS</title><date>1992-04-20</date><risdate>1992</risdate><abstract>PURPOSE:To suppress the amount of hardware, to eliminate a waiting time and to obtain the high speed processing to improve efficiency by preparing address space for communication between processors on a standard bus and providing a bus cycle generation circuit and a bus monitor circuit on each processor board. CONSTITUTION:The address space for communication between processors 1 to 3 is prepared on a standard bus 10, bus cycle generation circuits 11(a) to 13(a) and bus monitor circuits 11(b) to 13(b) are provided on each processor board 11 to 13, an internal ready is generated on the side of a transmitting processor at the time of write-in to the prescribed address of a standard bus 10 and an interrupt is executed for a receiving processor by the bus monitor circuits 11(b) to 13(b). At this time, a global memory and a 2 port memory are not required on the standard bus and the number of lines for interrupt request signals is small. Thus, the amount of hardware is suppressed, the waiting time is eliminated, the high speed of the processing is attained and the processing efficiency is improved.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_JPH04119450A
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title COMMUNICATION SYSTEM BETWEEN PLURAL PROCESSORS
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-26T08%3A21%3A54IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=KAMIYA%20TOSHIZANE&rft.date=1992-04-20&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EJPH04119450A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true