SEMICONDUCTOR MEMORY DEVICE AND MANUFACTURE THEREOF

PURPOSE:To reduce power consumption and further increase the degree of integration by using a low voltage parasitic MOS transistor where its load device is locally formed in a device isolation region in terms of 6 device SRAM memory cells. CONSTITUTION:At first on a P type Si substrate 41 is formed...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
1. Verfasser: KATAKURA YOSHIAKI
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator KATAKURA YOSHIAKI
description PURPOSE:To reduce power consumption and further increase the degree of integration by using a low voltage parasitic MOS transistor where its load device is locally formed in a device isolation region in terms of 6 device SRAM memory cells. CONSTITUTION:At first on a P type Si substrate 41 is formed a device isolation oxide film 42, say, 5000Angstrom based on the application of a known selection oxidation technology. Then, a resist pattern 43 having an opening section is prepared where the opening section is arranged to be in a region which forms a parasitic MOS transistor of low threshold voltage. Furthermore, the oxide film is etched so that the remaining film may be 2000Angstrom , for example. N type impurities are ion-implanted in a thin oxide film region. For example, when P is implanted by 2000keV, 7X10 ions/cm, the threshold voltage will be about 0V. The gate oxide film, gate electrode, source/drain diffusion layers will be formed based on the known technology.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_JPH04111463A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>JPH04111463A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_JPH04111463A3</originalsourceid><addsrcrecordid>eNrjZDAOdvX1dPb3cwl1DvEPUvB19fUPilRwcQ3zdHZVcPRzUfB19At1c3QOCQ1yVQjxcA1y9XfjYWBNS8wpTuWF0twMim6uIc4euqkF-fGpxQWJyal5qSXxXgEeBiaGhoYmZsaOxsSoAQC4hidn</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>SEMICONDUCTOR MEMORY DEVICE AND MANUFACTURE THEREOF</title><source>esp@cenet</source><creator>KATAKURA YOSHIAKI</creator><creatorcontrib>KATAKURA YOSHIAKI</creatorcontrib><description>PURPOSE:To reduce power consumption and further increase the degree of integration by using a low voltage parasitic MOS transistor where its load device is locally formed in a device isolation region in terms of 6 device SRAM memory cells. CONSTITUTION:At first on a P type Si substrate 41 is formed a device isolation oxide film 42, say, 5000Angstrom based on the application of a known selection oxidation technology. Then, a resist pattern 43 having an opening section is prepared where the opening section is arranged to be in a region which forms a parasitic MOS transistor of low threshold voltage. Furthermore, the oxide film is etched so that the remaining film may be 2000Angstrom , for example. N type impurities are ion-implanted in a thin oxide film region. For example, when P&lt;+&gt; is implanted by 2000keV, 7X10 ions/cm&lt;-2&gt;, the threshold voltage will be about 0V. The gate oxide film, gate electrode, source/drain diffusion layers will be formed based on the known technology.</description><language>eng</language><subject>ELECTRICITY</subject><creationdate>1992</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19920413&amp;DB=EPODOC&amp;CC=JP&amp;NR=H04111463A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76290</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19920413&amp;DB=EPODOC&amp;CC=JP&amp;NR=H04111463A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>KATAKURA YOSHIAKI</creatorcontrib><title>SEMICONDUCTOR MEMORY DEVICE AND MANUFACTURE THEREOF</title><description>PURPOSE:To reduce power consumption and further increase the degree of integration by using a low voltage parasitic MOS transistor where its load device is locally formed in a device isolation region in terms of 6 device SRAM memory cells. CONSTITUTION:At first on a P type Si substrate 41 is formed a device isolation oxide film 42, say, 5000Angstrom based on the application of a known selection oxidation technology. Then, a resist pattern 43 having an opening section is prepared where the opening section is arranged to be in a region which forms a parasitic MOS transistor of low threshold voltage. Furthermore, the oxide film is etched so that the remaining film may be 2000Angstrom , for example. N type impurities are ion-implanted in a thin oxide film region. For example, when P&lt;+&gt; is implanted by 2000keV, 7X10 ions/cm&lt;-2&gt;, the threshold voltage will be about 0V. The gate oxide film, gate electrode, source/drain diffusion layers will be formed based on the known technology.</description><subject>ELECTRICITY</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1992</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZDAOdvX1dPb3cwl1DvEPUvB19fUPilRwcQ3zdHZVcPRzUfB19At1c3QOCQ1yVQjxcA1y9XfjYWBNS8wpTuWF0twMim6uIc4euqkF-fGpxQWJyal5qSXxXgEeBiaGhoYmZsaOxsSoAQC4hidn</recordid><startdate>19920413</startdate><enddate>19920413</enddate><creator>KATAKURA YOSHIAKI</creator><scope>EVB</scope></search><sort><creationdate>19920413</creationdate><title>SEMICONDUCTOR MEMORY DEVICE AND MANUFACTURE THEREOF</title><author>KATAKURA YOSHIAKI</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_JPH04111463A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>1992</creationdate><topic>ELECTRICITY</topic><toplevel>online_resources</toplevel><creatorcontrib>KATAKURA YOSHIAKI</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>KATAKURA YOSHIAKI</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>SEMICONDUCTOR MEMORY DEVICE AND MANUFACTURE THEREOF</title><date>1992-04-13</date><risdate>1992</risdate><abstract>PURPOSE:To reduce power consumption and further increase the degree of integration by using a low voltage parasitic MOS transistor where its load device is locally formed in a device isolation region in terms of 6 device SRAM memory cells. CONSTITUTION:At first on a P type Si substrate 41 is formed a device isolation oxide film 42, say, 5000Angstrom based on the application of a known selection oxidation technology. Then, a resist pattern 43 having an opening section is prepared where the opening section is arranged to be in a region which forms a parasitic MOS transistor of low threshold voltage. Furthermore, the oxide film is etched so that the remaining film may be 2000Angstrom , for example. N type impurities are ion-implanted in a thin oxide film region. For example, when P&lt;+&gt; is implanted by 2000keV, 7X10 ions/cm&lt;-2&gt;, the threshold voltage will be about 0V. The gate oxide film, gate electrode, source/drain diffusion layers will be formed based on the known technology.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_JPH04111463A
source esp@cenet
subjects ELECTRICITY
title SEMICONDUCTOR MEMORY DEVICE AND MANUFACTURE THEREOF
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-01T20%3A41%3A04IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=KATAKURA%20YOSHIAKI&rft.date=1992-04-13&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EJPH04111463A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true