CACHE INOPERATIVE ADDRESS RANDOM ACCESS MEMORY

PURPOSE: To improve the flexibility of a computer system by providing a cache controller having a cache operation incapable address input and a cache operation incapable address programmable array logic or the like. CONSTITUTION: An output signal PALNCA* from a cache operation incapable address(NCA)...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: GEARII ERU BURATSUSHIYAA, GEARII DABURIYUU TOOMU, JIEIMUZU EICHI NUKORUSU, POORU AARU KARII
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator GEARII ERU BURATSUSHIYAA
GEARII DABURIYUU TOOMU
JIEIMUZU EICHI NUKORUSU
POORU AARU KARII
description PURPOSE: To improve the flexibility of a computer system by providing a cache controller having a cache operation incapable address input and a cache operation incapable address programmable array logic or the like. CONSTITUTION: An output signal PALNCA* from a cache operation incapable address(NCA) programmable array logic(PAL) 12 is connected through a register 40 with an NCA* input of a cache controller C. Also, a memory writing processing used for reading or writing in an NCA RAM 14 is executed in a local bus mode decided by the NCA PAL 12, and the other memory existing except a local bus is not affected by the writing processing. Then, the signal PALNCA* is inputted to the controller C, so that additional flexibility can be obtained for the user and designer of a system, and the input of the signal NCA* to the controller C can be prevented, and interruption between signals generated by the PAL 12 and the RAM 14 can be prevented.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_JPH0395650A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>JPH0395650A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_JPH0395650A3</originalsourceid><addsrcrecordid>eNrjZNBzdnT2cFXw9PMPcA1yDPEMc1VwdHEJcg0OVghy9HPx91VwdHYG8Xxdff2DInkYWNMSc4pTeaE0N4OCm2uIs4duakF-fGpxQWJyal5qSbxXgIeBsaWpmamBozERSgCTqSV5</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>CACHE INOPERATIVE ADDRESS RANDOM ACCESS MEMORY</title><source>esp@cenet</source><creator>GEARII ERU BURATSUSHIYAA ; GEARII DABURIYUU TOOMU ; JIEIMUZU EICHI NUKORUSU ; POORU AARU KARII</creator><creatorcontrib>GEARII ERU BURATSUSHIYAA ; GEARII DABURIYUU TOOMU ; JIEIMUZU EICHI NUKORUSU ; POORU AARU KARII</creatorcontrib><description>PURPOSE: To improve the flexibility of a computer system by providing a cache controller having a cache operation incapable address input and a cache operation incapable address programmable array logic or the like. CONSTITUTION: An output signal PALNCA* from a cache operation incapable address(NCA) programmable array logic(PAL) 12 is connected through a register 40 with an NCA* input of a cache controller C. Also, a memory writing processing used for reading or writing in an NCA RAM 14 is executed in a local bus mode decided by the NCA PAL 12, and the other memory existing except a local bus is not affected by the writing processing. Then, the signal PALNCA* is inputted to the controller C, so that additional flexibility can be obtained for the user and designer of a system, and the input of the signal NCA* to the controller C can be prevented, and interruption between signals generated by the PAL 12 and the RAM 14 can be prevented.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>1991</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19910422&amp;DB=EPODOC&amp;CC=JP&amp;NR=H0395650A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25543,76293</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19910422&amp;DB=EPODOC&amp;CC=JP&amp;NR=H0395650A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>GEARII ERU BURATSUSHIYAA</creatorcontrib><creatorcontrib>GEARII DABURIYUU TOOMU</creatorcontrib><creatorcontrib>JIEIMUZU EICHI NUKORUSU</creatorcontrib><creatorcontrib>POORU AARU KARII</creatorcontrib><title>CACHE INOPERATIVE ADDRESS RANDOM ACCESS MEMORY</title><description>PURPOSE: To improve the flexibility of a computer system by providing a cache controller having a cache operation incapable address input and a cache operation incapable address programmable array logic or the like. CONSTITUTION: An output signal PALNCA* from a cache operation incapable address(NCA) programmable array logic(PAL) 12 is connected through a register 40 with an NCA* input of a cache controller C. Also, a memory writing processing used for reading or writing in an NCA RAM 14 is executed in a local bus mode decided by the NCA PAL 12, and the other memory existing except a local bus is not affected by the writing processing. Then, the signal PALNCA* is inputted to the controller C, so that additional flexibility can be obtained for the user and designer of a system, and the input of the signal NCA* to the controller C can be prevented, and interruption between signals generated by the PAL 12 and the RAM 14 can be prevented.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1991</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZNBzdnT2cFXw9PMPcA1yDPEMc1VwdHEJcg0OVghy9HPx91VwdHYG8Xxdff2DInkYWNMSc4pTeaE0N4OCm2uIs4duakF-fGpxQWJyal5qSbxXgIeBsaWpmamBozERSgCTqSV5</recordid><startdate>19910422</startdate><enddate>19910422</enddate><creator>GEARII ERU BURATSUSHIYAA</creator><creator>GEARII DABURIYUU TOOMU</creator><creator>JIEIMUZU EICHI NUKORUSU</creator><creator>POORU AARU KARII</creator><scope>EVB</scope></search><sort><creationdate>19910422</creationdate><title>CACHE INOPERATIVE ADDRESS RANDOM ACCESS MEMORY</title><author>GEARII ERU BURATSUSHIYAA ; GEARII DABURIYUU TOOMU ; JIEIMUZU EICHI NUKORUSU ; POORU AARU KARII</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_JPH0395650A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>1991</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>GEARII ERU BURATSUSHIYAA</creatorcontrib><creatorcontrib>GEARII DABURIYUU TOOMU</creatorcontrib><creatorcontrib>JIEIMUZU EICHI NUKORUSU</creatorcontrib><creatorcontrib>POORU AARU KARII</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>GEARII ERU BURATSUSHIYAA</au><au>GEARII DABURIYUU TOOMU</au><au>JIEIMUZU EICHI NUKORUSU</au><au>POORU AARU KARII</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>CACHE INOPERATIVE ADDRESS RANDOM ACCESS MEMORY</title><date>1991-04-22</date><risdate>1991</risdate><abstract>PURPOSE: To improve the flexibility of a computer system by providing a cache controller having a cache operation incapable address input and a cache operation incapable address programmable array logic or the like. CONSTITUTION: An output signal PALNCA* from a cache operation incapable address(NCA) programmable array logic(PAL) 12 is connected through a register 40 with an NCA* input of a cache controller C. Also, a memory writing processing used for reading or writing in an NCA RAM 14 is executed in a local bus mode decided by the NCA PAL 12, and the other memory existing except a local bus is not affected by the writing processing. Then, the signal PALNCA* is inputted to the controller C, so that additional flexibility can be obtained for the user and designer of a system, and the input of the signal NCA* to the controller C can be prevented, and interruption between signals generated by the PAL 12 and the RAM 14 can be prevented.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_JPH0395650A
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title CACHE INOPERATIVE ADDRESS RANDOM ACCESS MEMORY
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-25T18%3A53%3A20IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=GEARII%20ERU%20BURATSUSHIYAA&rft.date=1991-04-22&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EJPH0395650A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true