FLIP-FLOP CIRCUIT WITH RESET FUNCTION
PURPOSE:To interrupt circuit power at reset state by providing a circuit generating a reset signal for a FF and a current adjustment signal from an external reset signal and providing a delay means between the circuit and the FF. CONSTITUTION:A gate voltage of a constant current FFTJ 11 is controlle...
Gespeichert in:
1. Verfasser: | |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | MAEMURA KIMIMASA |
description | PURPOSE:To interrupt circuit power at reset state by providing a circuit generating a reset signal for a FF and a current adjustment signal from an external reset signal and providing a delay means between the circuit and the FF. CONSTITUTION:A gate voltage of a constant current FFTJ 11 is controlled by a current adjustment signal VR1 and a current I1 flows to the circuit. When a level of the signal VR1 gets higher, the circuit current is increased. A FF1 outputs an input signal DIN synchronously with a clock signal CK. When a reset signal SR is inputted, the FF 1 outputs an H or L level signal independently of the signal DIN or the CK. While an external reset signal RS0 is not inputted, a signal generating circuit 2 generates an L level as the reset signal RS1 and an H level as the signal VR1, and a prescribed circuit current flows to the FF 1. When the signal RS0 is at an L level, the FF acts like a conventional FF and when the RS0 changes from L to H, the VR1 changes from H to L and the circuit current of the FF 1 is interrupted. On the other hand, when the signal RS0 changes from L to H, the circuit current of the FF 1 is arisen and a current flows to the circuit. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_JPH03236620A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>JPH03236620A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_JPH03236620A3</originalsourceid><addsrcrecordid>eNrjZFB18_EM0HXz8Q9QcPYMcg71DFEI9wzxUAhyDXYNUXAL9XMO8fT342FgTUvMKU7lhdLcDIpuriHOHrqpBfnxqcUFicmpeakl8V4BHgbGRsZmZkYGjsbEqAEApxgjew</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>FLIP-FLOP CIRCUIT WITH RESET FUNCTION</title><source>esp@cenet</source><creator>MAEMURA KIMIMASA</creator><creatorcontrib>MAEMURA KIMIMASA</creatorcontrib><description>PURPOSE:To interrupt circuit power at reset state by providing a circuit generating a reset signal for a FF and a current adjustment signal from an external reset signal and providing a delay means between the circuit and the FF. CONSTITUTION:A gate voltage of a constant current FFTJ 11 is controlled by a current adjustment signal VR1 and a current I1 flows to the circuit. When a level of the signal VR1 gets higher, the circuit current is increased. A FF1 outputs an input signal DIN synchronously with a clock signal CK. When a reset signal SR is inputted, the FF 1 outputs an H or L level signal independently of the signal DIN or the CK. While an external reset signal RS0 is not inputted, a signal generating circuit 2 generates an L level as the reset signal RS1 and an H level as the signal VR1, and a prescribed circuit current flows to the FF 1. When the signal RS0 is at an L level, the FF acts like a conventional FF and when the RS0 changes from L to H, the VR1 changes from H to L and the circuit current of the FF 1 is interrupted. On the other hand, when the signal RS0 changes from L to H, the circuit current of the FF 1 is arisen and a current flows to the circuit.</description><language>eng</language><subject>BASIC ELECTRONIC CIRCUITRY ; ELECTRICITY ; PULSE TECHNIQUE</subject><creationdate>1991</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=19911022&DB=EPODOC&CC=JP&NR=H03236620A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76289</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=19911022&DB=EPODOC&CC=JP&NR=H03236620A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>MAEMURA KIMIMASA</creatorcontrib><title>FLIP-FLOP CIRCUIT WITH RESET FUNCTION</title><description>PURPOSE:To interrupt circuit power at reset state by providing a circuit generating a reset signal for a FF and a current adjustment signal from an external reset signal and providing a delay means between the circuit and the FF. CONSTITUTION:A gate voltage of a constant current FFTJ 11 is controlled by a current adjustment signal VR1 and a current I1 flows to the circuit. When a level of the signal VR1 gets higher, the circuit current is increased. A FF1 outputs an input signal DIN synchronously with a clock signal CK. When a reset signal SR is inputted, the FF 1 outputs an H or L level signal independently of the signal DIN or the CK. While an external reset signal RS0 is not inputted, a signal generating circuit 2 generates an L level as the reset signal RS1 and an H level as the signal VR1, and a prescribed circuit current flows to the FF 1. When the signal RS0 is at an L level, the FF acts like a conventional FF and when the RS0 changes from L to H, the VR1 changes from H to L and the circuit current of the FF 1 is interrupted. On the other hand, when the signal RS0 changes from L to H, the circuit current of the FF 1 is arisen and a current flows to the circuit.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>ELECTRICITY</subject><subject>PULSE TECHNIQUE</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1991</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZFB18_EM0HXz8Q9QcPYMcg71DFEI9wzxUAhyDXYNUXAL9XMO8fT342FgTUvMKU7lhdLcDIpuriHOHrqpBfnxqcUFicmpeakl8V4BHgbGRsZmZkYGjsbEqAEApxgjew</recordid><startdate>19911022</startdate><enddate>19911022</enddate><creator>MAEMURA KIMIMASA</creator><scope>EVB</scope></search><sort><creationdate>19911022</creationdate><title>FLIP-FLOP CIRCUIT WITH RESET FUNCTION</title><author>MAEMURA KIMIMASA</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_JPH03236620A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>1991</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>ELECTRICITY</topic><topic>PULSE TECHNIQUE</topic><toplevel>online_resources</toplevel><creatorcontrib>MAEMURA KIMIMASA</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>MAEMURA KIMIMASA</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>FLIP-FLOP CIRCUIT WITH RESET FUNCTION</title><date>1991-10-22</date><risdate>1991</risdate><abstract>PURPOSE:To interrupt circuit power at reset state by providing a circuit generating a reset signal for a FF and a current adjustment signal from an external reset signal and providing a delay means between the circuit and the FF. CONSTITUTION:A gate voltage of a constant current FFTJ 11 is controlled by a current adjustment signal VR1 and a current I1 flows to the circuit. When a level of the signal VR1 gets higher, the circuit current is increased. A FF1 outputs an input signal DIN synchronously with a clock signal CK. When a reset signal SR is inputted, the FF 1 outputs an H or L level signal independently of the signal DIN or the CK. While an external reset signal RS0 is not inputted, a signal generating circuit 2 generates an L level as the reset signal RS1 and an H level as the signal VR1, and a prescribed circuit current flows to the FF 1. When the signal RS0 is at an L level, the FF acts like a conventional FF and when the RS0 changes from L to H, the VR1 changes from H to L and the circuit current of the FF 1 is interrupted. On the other hand, when the signal RS0 changes from L to H, the circuit current of the FF 1 is arisen and a current flows to the circuit.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_JPH03236620A |
source | esp@cenet |
subjects | BASIC ELECTRONIC CIRCUITRY ELECTRICITY PULSE TECHNIQUE |
title | FLIP-FLOP CIRCUIT WITH RESET FUNCTION |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-07T23%3A09%3A37IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=MAEMURA%20KIMIMASA&rft.date=1991-10-22&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EJPH03236620A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |