DESIGN DEVICE, DESIGN METHOD, AND DESIGN PROGRAM

PROBLEM TO BE SOLVED: To efficiently implement logic synthesis and place/route by inhibiting an occurrence of wiring congestion and increase in a layout area.SOLUTION: The design device generates a logic cone 400, and calculates an area ratio of a triangle Im, with a logic cell on an m-th stage betw...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: ARAKAWA TOSHIO, YAMAGATA YOSHINORI
Format: Patent
Sprache:eng ; jpn
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator ARAKAWA TOSHIO
YAMAGATA YOSHINORI
description PROBLEM TO BE SOLVED: To efficiently implement logic synthesis and place/route by inhibiting an occurrence of wiring congestion and increase in a layout area.SOLUTION: The design device generates a logic cone 400, and calculates an area ratio of a triangle Im, with a logic cell on an m-th stage between an input stage and an output stage, and input sides FF380 at both ends of input stages connected to the input thereof defined as vertices, to a triangle On, with output sides FF300 of the output stage and logic cells at both ends of the m-th stage connected to the input thereof defined as vertices. The design device sets an input stage-side first logic cone part and an output stage-side second logic cone part from the m-th stage where the calculated area ratio turns out a prescribed ratio, to a logic synthesis unit, and implements the logic synthesis using the set logic synthesis unit. 【課題】配線混雑の発生とレイアウト面積の増大を抑えて、効率的に論理合成、配置配線を行う。【解決手段】設計装置は、ロジックコーン400を生成し、入力段と出力段の間にあるm段の論理セルとその入力に繋がる入力段両端の入力側FF380とを頂点とする三角形Imと、出力段の出力側FF300とその入力に繋がるm段両端の論理セルとを頂点とする三角形Onとの面積比を算出する。設計装置は、算出した面積比が所定比となるm段から入力段側の第1ロジックコーン部及び出力段側の第2ロジックコーン部を論理合成単位に設定し、設定した論理合成単位を用いて論理合成を行う。【選択図】図30
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_JP2015225432A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>JP2015225432A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_JP2015225432A3</originalsourceid><addsrcrecordid>eNrjZDBwcQ32dPdTcHEN83R21VGAcn1dQzz8XXQUHP1cYEIBQf7uQY6-PAysaYk5xam8UJqbQcnNNcTZQze1ID8-tbggMTk1L7Uk3ivAyMDQ1MjI1MTYyNGYKEUANwQmIQ</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>DESIGN DEVICE, DESIGN METHOD, AND DESIGN PROGRAM</title><source>esp@cenet</source><creator>ARAKAWA TOSHIO ; YAMAGATA YOSHINORI</creator><creatorcontrib>ARAKAWA TOSHIO ; YAMAGATA YOSHINORI</creatorcontrib><description>PROBLEM TO BE SOLVED: To efficiently implement logic synthesis and place/route by inhibiting an occurrence of wiring congestion and increase in a layout area.SOLUTION: The design device generates a logic cone 400, and calculates an area ratio of a triangle Im, with a logic cell on an m-th stage between an input stage and an output stage, and input sides FF380 at both ends of input stages connected to the input thereof defined as vertices, to a triangle On, with output sides FF300 of the output stage and logic cells at both ends of the m-th stage connected to the input thereof defined as vertices. The design device sets an input stage-side first logic cone part and an output stage-side second logic cone part from the m-th stage where the calculated area ratio turns out a prescribed ratio, to a logic synthesis unit, and implements the logic synthesis using the set logic synthesis unit. 【課題】配線混雑の発生とレイアウト面積の増大を抑えて、効率的に論理合成、配置配線を行う。【解決手段】設計装置は、ロジックコーン400を生成し、入力段と出力段の間にあるm段の論理セルとその入力に繋がる入力段両端の入力側FF380とを頂点とする三角形Imと、出力段の出力側FF300とその入力に繋がるm段両端の論理セルとを頂点とする三角形Onとの面積比を算出する。設計装置は、算出した面積比が所定比となるm段から入力段側の第1ロジックコーン部及び出力段側の第2ロジックコーン部を論理合成単位に設定し、設定した論理合成単位を用いて論理合成を行う。【選択図】図30</description><language>eng ; jpn</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2015</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20151214&amp;DB=EPODOC&amp;CC=JP&amp;NR=2015225432A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76290</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20151214&amp;DB=EPODOC&amp;CC=JP&amp;NR=2015225432A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>ARAKAWA TOSHIO</creatorcontrib><creatorcontrib>YAMAGATA YOSHINORI</creatorcontrib><title>DESIGN DEVICE, DESIGN METHOD, AND DESIGN PROGRAM</title><description>PROBLEM TO BE SOLVED: To efficiently implement logic synthesis and place/route by inhibiting an occurrence of wiring congestion and increase in a layout area.SOLUTION: The design device generates a logic cone 400, and calculates an area ratio of a triangle Im, with a logic cell on an m-th stage between an input stage and an output stage, and input sides FF380 at both ends of input stages connected to the input thereof defined as vertices, to a triangle On, with output sides FF300 of the output stage and logic cells at both ends of the m-th stage connected to the input thereof defined as vertices. The design device sets an input stage-side first logic cone part and an output stage-side second logic cone part from the m-th stage where the calculated area ratio turns out a prescribed ratio, to a logic synthesis unit, and implements the logic synthesis using the set logic synthesis unit. 【課題】配線混雑の発生とレイアウト面積の増大を抑えて、効率的に論理合成、配置配線を行う。【解決手段】設計装置は、ロジックコーン400を生成し、入力段と出力段の間にあるm段の論理セルとその入力に繋がる入力段両端の入力側FF380とを頂点とする三角形Imと、出力段の出力側FF300とその入力に繋がるm段両端の論理セルとを頂点とする三角形Onとの面積比を算出する。設計装置は、算出した面積比が所定比となるm段から入力段側の第1ロジックコーン部及び出力段側の第2ロジックコーン部を論理合成単位に設定し、設定した論理合成単位を用いて論理合成を行う。【選択図】図30</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2015</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZDBwcQ32dPdTcHEN83R21VGAcn1dQzz8XXQUHP1cYEIBQf7uQY6-PAysaYk5xam8UJqbQcnNNcTZQze1ID8-tbggMTk1L7Uk3ivAyMDQ1MjI1MTYyNGYKEUANwQmIQ</recordid><startdate>20151214</startdate><enddate>20151214</enddate><creator>ARAKAWA TOSHIO</creator><creator>YAMAGATA YOSHINORI</creator><scope>EVB</scope></search><sort><creationdate>20151214</creationdate><title>DESIGN DEVICE, DESIGN METHOD, AND DESIGN PROGRAM</title><author>ARAKAWA TOSHIO ; YAMAGATA YOSHINORI</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_JP2015225432A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; jpn</language><creationdate>2015</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>ARAKAWA TOSHIO</creatorcontrib><creatorcontrib>YAMAGATA YOSHINORI</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>ARAKAWA TOSHIO</au><au>YAMAGATA YOSHINORI</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>DESIGN DEVICE, DESIGN METHOD, AND DESIGN PROGRAM</title><date>2015-12-14</date><risdate>2015</risdate><abstract>PROBLEM TO BE SOLVED: To efficiently implement logic synthesis and place/route by inhibiting an occurrence of wiring congestion and increase in a layout area.SOLUTION: The design device generates a logic cone 400, and calculates an area ratio of a triangle Im, with a logic cell on an m-th stage between an input stage and an output stage, and input sides FF380 at both ends of input stages connected to the input thereof defined as vertices, to a triangle On, with output sides FF300 of the output stage and logic cells at both ends of the m-th stage connected to the input thereof defined as vertices. The design device sets an input stage-side first logic cone part and an output stage-side second logic cone part from the m-th stage where the calculated area ratio turns out a prescribed ratio, to a logic synthesis unit, and implements the logic synthesis using the set logic synthesis unit. 【課題】配線混雑の発生とレイアウト面積の増大を抑えて、効率的に論理合成、配置配線を行う。【解決手段】設計装置は、ロジックコーン400を生成し、入力段と出力段の間にあるm段の論理セルとその入力に繋がる入力段両端の入力側FF380とを頂点とする三角形Imと、出力段の出力側FF300とその入力に繋がるm段両端の論理セルとを頂点とする三角形Onとの面積比を算出する。設計装置は、算出した面積比が所定比となるm段から入力段側の第1ロジックコーン部及び出力段側の第2ロジックコーン部を論理合成単位に設定し、設定した論理合成単位を用いて論理合成を行う。【選択図】図30</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng ; jpn
recordid cdi_epo_espacenet_JP2015225432A
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title DESIGN DEVICE, DESIGN METHOD, AND DESIGN PROGRAM
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-31T13%3A58%3A47IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=ARAKAWA%20TOSHIO&rft.date=2015-12-14&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EJP2015225432A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true