CLOCK CONTROL CIRCUIT

PROBLEM TO BE SOLVED: To obtain a clock control circuit easy in circuit design which can suspend an output of a clock signal without causing a glitch and the corruption of a duty in the clock signal when the output suspension of the clock signal is instructed. SOLUTION: In a shift register 32 which...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
1. Verfasser: NATSUME KENICHI
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator NATSUME KENICHI
description PROBLEM TO BE SOLVED: To obtain a clock control circuit easy in circuit design which can suspend an output of a clock signal without causing a glitch and the corruption of a duty in the clock signal when the output suspension of the clock signal is instructed. SOLUTION: In a shift register 32 which operates in synchronization with a reference clock signal CLK480, after 8 periods of the signal CLK480 while a suspend signal SUSPENDM is changed from 1 to 0, the output SUSPR[0]-[7] of each flip-flop 34-48 is changed from 1 to 0, the output SUSR from an OR circuit 50 is changed from 1 to 0. A comparator 54 compares 3 bits data CLKREG[2:0] outputted from a register 28 with a fixed value, an output CGEN becomes zero during the CLKREG is equal to or lower than the fixed value. When the SUSR and the CGEN become 0, respectively, the output SUSI of an OR circuit 52 and the output SUSP of a flip-flop 56 become 0, thereby the data CLKREG are reset to be 0, and the output of the clock signal CLK is suspended. COPYRIGHT: (C)2010,JPO&INPIT
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_JP2010130315A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>JP2010130315A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_JP2010130315A3</originalsourceid><addsrcrecordid>eNrjZBB19vF39lZw9vcLCfL3UXD2DHIO9QzhYWBNS8wpTuWF0twMSm6uIc4euqkF-fGpxQWJyal5qSXxXgFGBoYGhsYGxoamjsZEKQIAzuYfMA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>CLOCK CONTROL CIRCUIT</title><source>esp@cenet</source><creator>NATSUME KENICHI</creator><creatorcontrib>NATSUME KENICHI</creatorcontrib><description>PROBLEM TO BE SOLVED: To obtain a clock control circuit easy in circuit design which can suspend an output of a clock signal without causing a glitch and the corruption of a duty in the clock signal when the output suspension of the clock signal is instructed. SOLUTION: In a shift register 32 which operates in synchronization with a reference clock signal CLK480, after 8 periods of the signal CLK480 while a suspend signal SUSPENDM is changed from 1 to 0, the output SUSPR[0]-[7] of each flip-flop 34-48 is changed from 1 to 0, the output SUSR from an OR circuit 50 is changed from 1 to 0. A comparator 54 compares 3 bits data CLKREG[2:0] outputted from a register 28 with a fixed value, an output CGEN becomes zero during the CLKREG is equal to or lower than the fixed value. When the SUSR and the CGEN become 0, respectively, the output SUSI of an OR circuit 52 and the output SUSP of a flip-flop 56 become 0, thereby the data CLKREG are reset to be 0, and the output of the clock signal CLK is suspended. COPYRIGHT: (C)2010,JPO&amp;INPIT</description><language>eng</language><subject>BASIC ELECTRONIC CIRCUITRY ; ELECTRICITY ; PULSE TECHNIQUE</subject><creationdate>2010</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20100610&amp;DB=EPODOC&amp;CC=JP&amp;NR=2010130315A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25543,76293</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20100610&amp;DB=EPODOC&amp;CC=JP&amp;NR=2010130315A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>NATSUME KENICHI</creatorcontrib><title>CLOCK CONTROL CIRCUIT</title><description>PROBLEM TO BE SOLVED: To obtain a clock control circuit easy in circuit design which can suspend an output of a clock signal without causing a glitch and the corruption of a duty in the clock signal when the output suspension of the clock signal is instructed. SOLUTION: In a shift register 32 which operates in synchronization with a reference clock signal CLK480, after 8 periods of the signal CLK480 while a suspend signal SUSPENDM is changed from 1 to 0, the output SUSPR[0]-[7] of each flip-flop 34-48 is changed from 1 to 0, the output SUSR from an OR circuit 50 is changed from 1 to 0. A comparator 54 compares 3 bits data CLKREG[2:0] outputted from a register 28 with a fixed value, an output CGEN becomes zero during the CLKREG is equal to or lower than the fixed value. When the SUSR and the CGEN become 0, respectively, the output SUSI of an OR circuit 52 and the output SUSP of a flip-flop 56 become 0, thereby the data CLKREG are reset to be 0, and the output of the clock signal CLK is suspended. COPYRIGHT: (C)2010,JPO&amp;INPIT</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>ELECTRICITY</subject><subject>PULSE TECHNIQUE</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2010</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZBB19vF39lZw9vcLCfL3UXD2DHIO9QzhYWBNS8wpTuWF0twMSm6uIc4euqkF-fGpxQWJyal5qSXxXgFGBoYGhsYGxoamjsZEKQIAzuYfMA</recordid><startdate>20100610</startdate><enddate>20100610</enddate><creator>NATSUME KENICHI</creator><scope>EVB</scope></search><sort><creationdate>20100610</creationdate><title>CLOCK CONTROL CIRCUIT</title><author>NATSUME KENICHI</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_JP2010130315A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2010</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>ELECTRICITY</topic><topic>PULSE TECHNIQUE</topic><toplevel>online_resources</toplevel><creatorcontrib>NATSUME KENICHI</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>NATSUME KENICHI</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>CLOCK CONTROL CIRCUIT</title><date>2010-06-10</date><risdate>2010</risdate><abstract>PROBLEM TO BE SOLVED: To obtain a clock control circuit easy in circuit design which can suspend an output of a clock signal without causing a glitch and the corruption of a duty in the clock signal when the output suspension of the clock signal is instructed. SOLUTION: In a shift register 32 which operates in synchronization with a reference clock signal CLK480, after 8 periods of the signal CLK480 while a suspend signal SUSPENDM is changed from 1 to 0, the output SUSPR[0]-[7] of each flip-flop 34-48 is changed from 1 to 0, the output SUSR from an OR circuit 50 is changed from 1 to 0. A comparator 54 compares 3 bits data CLKREG[2:0] outputted from a register 28 with a fixed value, an output CGEN becomes zero during the CLKREG is equal to or lower than the fixed value. When the SUSR and the CGEN become 0, respectively, the output SUSI of an OR circuit 52 and the output SUSP of a flip-flop 56 become 0, thereby the data CLKREG are reset to be 0, and the output of the clock signal CLK is suspended. COPYRIGHT: (C)2010,JPO&amp;INPIT</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_JP2010130315A
source esp@cenet
subjects BASIC ELECTRONIC CIRCUITRY
ELECTRICITY
PULSE TECHNIQUE
title CLOCK CONTROL CIRCUIT
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-25T03%3A05%3A43IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=NATSUME%20KENICHI&rft.date=2010-06-10&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EJP2010130315A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true