ERROR CORRECTION CIRCUIT AND METHOD FOR REDUCING MISCORRECTION PROBABILITY AND SEMICONDUCTOR MEMORY DEVICE INCLUDING THE CIRCUIT

PROBLEM TO BE SOLVED: To provide an error correction circuit which is capable of improving the reliability of data by reducing the increase in hardware addition and error correction time and reducing the miscorrection probability of miscorrecting errors. SOLUTION: The error correction circuit includ...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
1. Verfasser: YIM YOUNG-TAE
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator YIM YOUNG-TAE
description PROBLEM TO BE SOLVED: To provide an error correction circuit which is capable of improving the reliability of data by reducing the increase in hardware addition and error correction time and reducing the miscorrection probability of miscorrecting errors. SOLUTION: The error correction circuit includes an error check and correction (ECC) encoder and an ECC decoder. The ECC encoder generates syndrome data enabling h-bit error correction based on information data and a generator polynomial, where h is 2 or an integer greater than 2. The ECC decoder may operate in a single mode for detecting an error position with respect to a maximum of (h-j) bits in the information data based on encoded data including the information data and the syndrome data. The ECC decoder may operate in a first operation mode for detecting an error position with respect to a maximum of h bits in the information data or in a second operation mode for detecting an error position with respect to a maximum of (h-j) bits in the information data based on encoded data including the information data and the syndrome data. COPYRIGHT: (C)2008,JPO&INPIT
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_JP2008165808A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>JP2008165808A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_JP2008165808A3</originalsourceid><addsrcrecordid>eNqNzUELgkAQBWAvHaL6D4P3wIrCq86OOeHuyrgGnkRiO0UJ9gP66VkUdOz0Lt97bxo8SMQKoBUhdGwNIAvW7CAxCjS53CrIRiGkamSzB83Vjy7FpknKBbvm3ahIM1ozWjeWNGkrDSg6MhKwwaJWrw2X0_dnHkzO3WXwi0_OgjAjh_nS97fWD3138ld_bw_lOori1W4bR3Gy-Qs9ASpcPRY</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>ERROR CORRECTION CIRCUIT AND METHOD FOR REDUCING MISCORRECTION PROBABILITY AND SEMICONDUCTOR MEMORY DEVICE INCLUDING THE CIRCUIT</title><source>esp@cenet</source><creator>YIM YOUNG-TAE</creator><creatorcontrib>YIM YOUNG-TAE</creatorcontrib><description>PROBLEM TO BE SOLVED: To provide an error correction circuit which is capable of improving the reliability of data by reducing the increase in hardware addition and error correction time and reducing the miscorrection probability of miscorrecting errors. SOLUTION: The error correction circuit includes an error check and correction (ECC) encoder and an ECC decoder. The ECC encoder generates syndrome data enabling h-bit error correction based on information data and a generator polynomial, where h is 2 or an integer greater than 2. The ECC decoder may operate in a single mode for detecting an error position with respect to a maximum of (h-j) bits in the information data based on encoded data including the information data and the syndrome data. The ECC decoder may operate in a first operation mode for detecting an error position with respect to a maximum of h bits in the information data or in a second operation mode for detecting an error position with respect to a maximum of (h-j) bits in the information data based on encoded data including the information data and the syndrome data. COPYRIGHT: (C)2008,JPO&amp;INPIT</description><language>eng</language><subject>BASIC ELECTRONIC CIRCUITRY ; CALCULATING ; CODE CONVERSION IN GENERAL ; CODING ; COMPUTING ; COUNTING ; DECODING ; ELECTRIC DIGITAL DATA PROCESSING ; ELECTRICITY ; INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2008</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20080717&amp;DB=EPODOC&amp;CC=JP&amp;NR=2008165808A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25563,76418</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20080717&amp;DB=EPODOC&amp;CC=JP&amp;NR=2008165808A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>YIM YOUNG-TAE</creatorcontrib><title>ERROR CORRECTION CIRCUIT AND METHOD FOR REDUCING MISCORRECTION PROBABILITY AND SEMICONDUCTOR MEMORY DEVICE INCLUDING THE CIRCUIT</title><description>PROBLEM TO BE SOLVED: To provide an error correction circuit which is capable of improving the reliability of data by reducing the increase in hardware addition and error correction time and reducing the miscorrection probability of miscorrecting errors. SOLUTION: The error correction circuit includes an error check and correction (ECC) encoder and an ECC decoder. The ECC encoder generates syndrome data enabling h-bit error correction based on information data and a generator polynomial, where h is 2 or an integer greater than 2. The ECC decoder may operate in a single mode for detecting an error position with respect to a maximum of (h-j) bits in the information data based on encoded data including the information data and the syndrome data. The ECC decoder may operate in a first operation mode for detecting an error position with respect to a maximum of h bits in the information data or in a second operation mode for detecting an error position with respect to a maximum of (h-j) bits in the information data based on encoded data including the information data and the syndrome data. COPYRIGHT: (C)2008,JPO&amp;INPIT</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>CALCULATING</subject><subject>CODE CONVERSION IN GENERAL</subject><subject>CODING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>DECODING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>ELECTRICITY</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2008</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNzUELgkAQBWAvHaL6D4P3wIrCq86OOeHuyrgGnkRiO0UJ9gP66VkUdOz0Lt97bxo8SMQKoBUhdGwNIAvW7CAxCjS53CrIRiGkamSzB83Vjy7FpknKBbvm3ahIM1ozWjeWNGkrDSg6MhKwwaJWrw2X0_dnHkzO3WXwi0_OgjAjh_nS97fWD3138ld_bw_lOori1W4bR3Gy-Qs9ASpcPRY</recordid><startdate>20080717</startdate><enddate>20080717</enddate><creator>YIM YOUNG-TAE</creator><scope>EVB</scope></search><sort><creationdate>20080717</creationdate><title>ERROR CORRECTION CIRCUIT AND METHOD FOR REDUCING MISCORRECTION PROBABILITY AND SEMICONDUCTOR MEMORY DEVICE INCLUDING THE CIRCUIT</title><author>YIM YOUNG-TAE</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_JP2008165808A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2008</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>CALCULATING</topic><topic>CODE CONVERSION IN GENERAL</topic><topic>CODING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>DECODING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>ELECTRICITY</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>YIM YOUNG-TAE</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>YIM YOUNG-TAE</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>ERROR CORRECTION CIRCUIT AND METHOD FOR REDUCING MISCORRECTION PROBABILITY AND SEMICONDUCTOR MEMORY DEVICE INCLUDING THE CIRCUIT</title><date>2008-07-17</date><risdate>2008</risdate><abstract>PROBLEM TO BE SOLVED: To provide an error correction circuit which is capable of improving the reliability of data by reducing the increase in hardware addition and error correction time and reducing the miscorrection probability of miscorrecting errors. SOLUTION: The error correction circuit includes an error check and correction (ECC) encoder and an ECC decoder. The ECC encoder generates syndrome data enabling h-bit error correction based on information data and a generator polynomial, where h is 2 or an integer greater than 2. The ECC decoder may operate in a single mode for detecting an error position with respect to a maximum of (h-j) bits in the information data based on encoded data including the information data and the syndrome data. The ECC decoder may operate in a first operation mode for detecting an error position with respect to a maximum of h bits in the information data or in a second operation mode for detecting an error position with respect to a maximum of (h-j) bits in the information data based on encoded data including the information data and the syndrome data. COPYRIGHT: (C)2008,JPO&amp;INPIT</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_JP2008165808A
source esp@cenet
subjects BASIC ELECTRONIC CIRCUITRY
CALCULATING
CODE CONVERSION IN GENERAL
CODING
COMPUTING
COUNTING
DECODING
ELECTRIC DIGITAL DATA PROCESSING
ELECTRICITY
INFORMATION STORAGE
PHYSICS
STATIC STORES
title ERROR CORRECTION CIRCUIT AND METHOD FOR REDUCING MISCORRECTION PROBABILITY AND SEMICONDUCTOR MEMORY DEVICE INCLUDING THE CIRCUIT
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-08T06%3A37%3A49IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=YIM%20YOUNG-TAE&rft.date=2008-07-17&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EJP2008165808A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true