MATCHED FILTER
PROBLEM TO BE SOLVED: To lower power consumption and to improve the signal-to-noise ratio(SNR) of output by providing an addition circuit using (n) analog arithmetic circuits which output specified (n) sums from the output of n×n multiplication means. SOLUTION: A sample-and-hold circuit time sequent...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | SHIBANO TOSHINOBU HASHIGUCHI KAZUO |
description | PROBLEM TO BE SOLVED: To lower power consumption and to improve the signal-to-noise ratio(SNR) of output by providing an addition circuit using (n) analog arithmetic circuits which output specified (n) sums from the output of n×n multiplication means. SOLUTION: A sample-and-hold circuit time sequentially and successively samples direct spread spectrum reception signal as input signals. Six sample signals, for example, held after sampling are inputted to the respective columns of a multiplication circuit array. A spread code register stores a spread code and the output is supplied to the multiplication circuit array. The addition circuit turns a capacitor inside a multiplication circuit array cell to an input capacitor and adds and outputs the output of the respective multiplication circuit array cells for respective rows. Then, in this case, the addition circuit uses (n) analog arithmetic circuits for outputting (n) sums expressed by an equation from the output oft the n×n multiplication means. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_JP2000068896A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>JP2000068896A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_JP2000068896A3</originalsourceid><addsrcrecordid>eNrjZODzdQxx9nB1UXDz9AlxDeJhYE1LzClO5YXS3AxKbq5ABbqpBfnxqcUFicmpeakl8V4BRgZAYGZhYWnmaEyUIgD3Eh1T</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>MATCHED FILTER</title><source>esp@cenet</source><creator>SHIBANO TOSHINOBU ; HASHIGUCHI KAZUO</creator><creatorcontrib>SHIBANO TOSHINOBU ; HASHIGUCHI KAZUO</creatorcontrib><description>PROBLEM TO BE SOLVED: To lower power consumption and to improve the signal-to-noise ratio(SNR) of output by providing an addition circuit using (n) analog arithmetic circuits which output specified (n) sums from the output of n×n multiplication means. SOLUTION: A sample-and-hold circuit time sequentially and successively samples direct spread spectrum reception signal as input signals. Six sample signals, for example, held after sampling are inputted to the respective columns of a multiplication circuit array. A spread code register stores a spread code and the output is supplied to the multiplication circuit array. The addition circuit turns a capacitor inside a multiplication circuit array cell to an input capacitor and adds and outputs the output of the respective multiplication circuit array cells for respective rows. Then, in this case, the addition circuit uses (n) analog arithmetic circuits for outputting (n) sums expressed by an equation from the output oft the n×n multiplication means.</description><edition>7</edition><language>eng</language><subject>BASIC ELECTRONIC CIRCUITRY ; ELECTRIC COMMUNICATION TECHNIQUE ; ELECTRICITY ; IMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS ; RESONATORS ; TRANSMISSION</subject><creationdate>2000</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20000303&DB=EPODOC&CC=JP&NR=2000068896A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25543,76294</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20000303&DB=EPODOC&CC=JP&NR=2000068896A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>SHIBANO TOSHINOBU</creatorcontrib><creatorcontrib>HASHIGUCHI KAZUO</creatorcontrib><title>MATCHED FILTER</title><description>PROBLEM TO BE SOLVED: To lower power consumption and to improve the signal-to-noise ratio(SNR) of output by providing an addition circuit using (n) analog arithmetic circuits which output specified (n) sums from the output of n×n multiplication means. SOLUTION: A sample-and-hold circuit time sequentially and successively samples direct spread spectrum reception signal as input signals. Six sample signals, for example, held after sampling are inputted to the respective columns of a multiplication circuit array. A spread code register stores a spread code and the output is supplied to the multiplication circuit array. The addition circuit turns a capacitor inside a multiplication circuit array cell to an input capacitor and adds and outputs the output of the respective multiplication circuit array cells for respective rows. Then, in this case, the addition circuit uses (n) analog arithmetic circuits for outputting (n) sums expressed by an equation from the output oft the n×n multiplication means.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>ELECTRIC COMMUNICATION TECHNIQUE</subject><subject>ELECTRICITY</subject><subject>IMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS</subject><subject>RESONATORS</subject><subject>TRANSMISSION</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2000</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZODzdQxx9nB1UXDz9AlxDeJhYE1LzClO5YXS3AxKbq5ABbqpBfnxqcUFicmpeakl8V4BRgZAYGZhYWnmaEyUIgD3Eh1T</recordid><startdate>20000303</startdate><enddate>20000303</enddate><creator>SHIBANO TOSHINOBU</creator><creator>HASHIGUCHI KAZUO</creator><scope>EVB</scope></search><sort><creationdate>20000303</creationdate><title>MATCHED FILTER</title><author>SHIBANO TOSHINOBU ; HASHIGUCHI KAZUO</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_JP2000068896A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2000</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>ELECTRIC COMMUNICATION TECHNIQUE</topic><topic>ELECTRICITY</topic><topic>IMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS</topic><topic>RESONATORS</topic><topic>TRANSMISSION</topic><toplevel>online_resources</toplevel><creatorcontrib>SHIBANO TOSHINOBU</creatorcontrib><creatorcontrib>HASHIGUCHI KAZUO</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>SHIBANO TOSHINOBU</au><au>HASHIGUCHI KAZUO</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>MATCHED FILTER</title><date>2000-03-03</date><risdate>2000</risdate><abstract>PROBLEM TO BE SOLVED: To lower power consumption and to improve the signal-to-noise ratio(SNR) of output by providing an addition circuit using (n) analog arithmetic circuits which output specified (n) sums from the output of n×n multiplication means. SOLUTION: A sample-and-hold circuit time sequentially and successively samples direct spread spectrum reception signal as input signals. Six sample signals, for example, held after sampling are inputted to the respective columns of a multiplication circuit array. A spread code register stores a spread code and the output is supplied to the multiplication circuit array. The addition circuit turns a capacitor inside a multiplication circuit array cell to an input capacitor and adds and outputs the output of the respective multiplication circuit array cells for respective rows. Then, in this case, the addition circuit uses (n) analog arithmetic circuits for outputting (n) sums expressed by an equation from the output oft the n×n multiplication means.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_JP2000068896A |
source | esp@cenet |
subjects | BASIC ELECTRONIC CIRCUITRY ELECTRIC COMMUNICATION TECHNIQUE ELECTRICITY IMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS RESONATORS TRANSMISSION |
title | MATCHED FILTER |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-21T21%3A45%3A28IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=SHIBANO%20TOSHINOBU&rft.date=2000-03-03&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EJP2000068896A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |