CIRCUITO D'INTERFACCIA DI CANALE DI CONTROLLO,IN PARTICOLARE PER UN SISTEMA DI COMUNICAZIONE A PIU' PROCESSORI DISTRIBUITI

There is disclosed a control channel interface circuit for interfacing a port processor of a distributed multiprocessor communication system to a common time division multiplexed bus. The detection, extraction and synchronization of control messages passed between a central processor and port proces...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: OYE KEVIN JYO, KOENIG MARK JEFFREY
Format: Patent
Sprache:ita
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator OYE KEVIN JYO
KOENIG MARK JEFFREY
description There is disclosed a control channel interface circuit for interfacing a port processor of a distributed multiprocessor communication system to a common time division multiplexed bus. The detection, extraction and synchronization of control messages passed between a central processor and port processor via a TDM bus are handled by the interface unit thereby relieving a port processor of this burden. A group of control time slots within a system frame are dedicated for the transfer of control messages between port processors and a central processor. The interface unit also monitors the operability of a respective port processor and automatically disables a faulty processor.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_IT1176151B</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>IT1176151B</sourcerecordid><originalsourceid>FETCH-epo_espacenet_IT1176151B3</originalsourceid><addsrcrecordid>eNqFjTELwjAQRrs4iPobvK2LDkHUOb2meJDmwiVZXEqROIkW6uSvt6i70_uG9_HmxQtJMFFkqEty0UijEUlDTYDaaWs-i10UtpY35MBriYRstRjwRiA5CBSiab8nbpMj1GdiZ0CDp1SCF0YTAgtNSohC1VSkZTG79rcxr35cFOvGRDxt8_Do8jj0l3zPz46iUseD2qtq9994A_EJOYg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>CIRCUITO D'INTERFACCIA DI CANALE DI CONTROLLO,IN PARTICOLARE PER UN SISTEMA DI COMUNICAZIONE A PIU' PROCESSORI DISTRIBUITI</title><source>esp@cenet</source><creator>OYE KEVIN JYO ; KOENIG MARK JEFFREY</creator><creatorcontrib>OYE KEVIN JYO ; KOENIG MARK JEFFREY</creatorcontrib><description>There is disclosed a control channel interface circuit for interfacing a port processor of a distributed multiprocessor communication system to a common time division multiplexed bus. The detection, extraction and synchronization of control messages passed between a central processor and port processor via a TDM bus are handled by the interface unit thereby relieving a port processor of this burden. A group of control time slots within a system frame are dedicated for the transfer of control messages between port processors and a central processor. The interface unit also monitors the operability of a respective port processor and automatically disables a faulty processor.</description><edition>4</edition><language>ita</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC COMMUNICATION TECHNIQUE ; ELECTRIC DIGITAL DATA PROCESSING ; ELECTRICITY ; PHYSICS ; SELECTING</subject><creationdate>1987</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19870818&amp;DB=EPODOC&amp;CC=IT&amp;NR=1176151B$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76290</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19870818&amp;DB=EPODOC&amp;CC=IT&amp;NR=1176151B$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>OYE KEVIN JYO</creatorcontrib><creatorcontrib>KOENIG MARK JEFFREY</creatorcontrib><title>CIRCUITO D'INTERFACCIA DI CANALE DI CONTROLLO,IN PARTICOLARE PER UN SISTEMA DI COMUNICAZIONE A PIU' PROCESSORI DISTRIBUITI</title><description>There is disclosed a control channel interface circuit for interfacing a port processor of a distributed multiprocessor communication system to a common time division multiplexed bus. The detection, extraction and synchronization of control messages passed between a central processor and port processor via a TDM bus are handled by the interface unit thereby relieving a port processor of this burden. A group of control time slots within a system frame are dedicated for the transfer of control messages between port processors and a central processor. The interface unit also monitors the operability of a respective port processor and automatically disables a faulty processor.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC COMMUNICATION TECHNIQUE</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>ELECTRICITY</subject><subject>PHYSICS</subject><subject>SELECTING</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1987</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqFjTELwjAQRrs4iPobvK2LDkHUOb2meJDmwiVZXEqROIkW6uSvt6i70_uG9_HmxQtJMFFkqEty0UijEUlDTYDaaWs-i10UtpY35MBriYRstRjwRiA5CBSiab8nbpMj1GdiZ0CDp1SCF0YTAgtNSohC1VSkZTG79rcxr35cFOvGRDxt8_Do8jj0l3zPz46iUseD2qtq9994A_EJOYg</recordid><startdate>19870818</startdate><enddate>19870818</enddate><creator>OYE KEVIN JYO</creator><creator>KOENIG MARK JEFFREY</creator><scope>EVB</scope></search><sort><creationdate>19870818</creationdate><title>CIRCUITO D'INTERFACCIA DI CANALE DI CONTROLLO,IN PARTICOLARE PER UN SISTEMA DI COMUNICAZIONE A PIU' PROCESSORI DISTRIBUITI</title><author>OYE KEVIN JYO ; KOENIG MARK JEFFREY</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_IT1176151B3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>ita</language><creationdate>1987</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC COMMUNICATION TECHNIQUE</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>ELECTRICITY</topic><topic>PHYSICS</topic><topic>SELECTING</topic><toplevel>online_resources</toplevel><creatorcontrib>OYE KEVIN JYO</creatorcontrib><creatorcontrib>KOENIG MARK JEFFREY</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>OYE KEVIN JYO</au><au>KOENIG MARK JEFFREY</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>CIRCUITO D'INTERFACCIA DI CANALE DI CONTROLLO,IN PARTICOLARE PER UN SISTEMA DI COMUNICAZIONE A PIU' PROCESSORI DISTRIBUITI</title><date>1987-08-18</date><risdate>1987</risdate><abstract>There is disclosed a control channel interface circuit for interfacing a port processor of a distributed multiprocessor communication system to a common time division multiplexed bus. The detection, extraction and synchronization of control messages passed between a central processor and port processor via a TDM bus are handled by the interface unit thereby relieving a port processor of this burden. A group of control time slots within a system frame are dedicated for the transfer of control messages between port processors and a central processor. The interface unit also monitors the operability of a respective port processor and automatically disables a faulty processor.</abstract><edition>4</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language ita
recordid cdi_epo_espacenet_IT1176151B
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC COMMUNICATION TECHNIQUE
ELECTRIC DIGITAL DATA PROCESSING
ELECTRICITY
PHYSICS
SELECTING
title CIRCUITO D'INTERFACCIA DI CANALE DI CONTROLLO,IN PARTICOLARE PER UN SISTEMA DI COMUNICAZIONE A PIU' PROCESSORI DISTRIBUITI
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-29T03%3A51%3A01IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=OYE%20KEVIN%20JYO&rft.date=1987-08-18&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EIT1176151B%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true