A field Effect Transistor with a plurality of Inactive Gate Channels

A field effect transistor (FET) 1 comprising a semiconductor substrate 2 comprising an electrically conducting channel layer 3 therein. A plurality of source and drain fingers 4, 5 which may be interdigitated are arranged on a first face of the substrate, each finger separated from the adjacent fing...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
1. Verfasser: ROBERT ANDREW MILLER
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator ROBERT ANDREW MILLER
description A field effect transistor (FET) 1 comprising a semiconductor substrate 2 comprising an electrically conducting channel layer 3 therein. A plurality of source and drain fingers 4, 5 which may be interdigitated are arranged on a first face of the substrate, each finger separated from the adjacent finger by a gate channel 6. The gate channels 6 comprise at least one active gate channel 6b defined by a source finger and a drain finger arranged on the first face such that current is free to flow between them via the electrically conducting channel layer. There are a plurality of inactive gate channels 6a are defined by either two fingers of the same type or a source finger and a drain finger, the source finger and drain finger being arranged on the first face such that current is not free to flow between them via the electrically conducting channel layer. The gate channels are arranged such that each active gate channel has a gate channel on each side. Each active gate channel comprises a gate 7 therein for controlling current flow in the electrically conducting channel layer. A method for manufacturing the FET 1 using resist is also disclosed.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_GB2460471A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>GB2460471A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_GB2460471A3</originalsourceid><addsrcrecordid>eNqFyjsOwjAMANAsDAg4A74AEp8K5tKWwt69soKjRrKcKDZF3J6Fnektb-naGkIkfkIXAnmDoaBoVEsF3tEmQMj8KsjRPpACPAS9xZmgRyNoJhQh1rVbBGSlzc-V2966obnvKKeRNKMnIRv767E676vLoT79H19_ZDEK</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>A field Effect Transistor with a plurality of Inactive Gate Channels</title><source>esp@cenet</source><creator>ROBERT ANDREW MILLER</creator><creatorcontrib>ROBERT ANDREW MILLER</creatorcontrib><description>A field effect transistor (FET) 1 comprising a semiconductor substrate 2 comprising an electrically conducting channel layer 3 therein. A plurality of source and drain fingers 4, 5 which may be interdigitated are arranged on a first face of the substrate, each finger separated from the adjacent finger by a gate channel 6. The gate channels 6 comprise at least one active gate channel 6b defined by a source finger and a drain finger arranged on the first face such that current is free to flow between them via the electrically conducting channel layer. There are a plurality of inactive gate channels 6a are defined by either two fingers of the same type or a source finger and a drain finger, the source finger and drain finger being arranged on the first face such that current is not free to flow between them via the electrically conducting channel layer. The gate channels are arranged such that each active gate channel has a gate channel on each side. Each active gate channel comprises a gate 7 therein for controlling current flow in the electrically conducting channel layer. A method for manufacturing the FET 1 using resist is also disclosed.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2009</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20091202&amp;DB=EPODOC&amp;CC=GB&amp;NR=2460471A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20091202&amp;DB=EPODOC&amp;CC=GB&amp;NR=2460471A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>ROBERT ANDREW MILLER</creatorcontrib><title>A field Effect Transistor with a plurality of Inactive Gate Channels</title><description>A field effect transistor (FET) 1 comprising a semiconductor substrate 2 comprising an electrically conducting channel layer 3 therein. A plurality of source and drain fingers 4, 5 which may be interdigitated are arranged on a first face of the substrate, each finger separated from the adjacent finger by a gate channel 6. The gate channels 6 comprise at least one active gate channel 6b defined by a source finger and a drain finger arranged on the first face such that current is free to flow between them via the electrically conducting channel layer. There are a plurality of inactive gate channels 6a are defined by either two fingers of the same type or a source finger and a drain finger, the source finger and drain finger being arranged on the first face such that current is not free to flow between them via the electrically conducting channel layer. The gate channels are arranged such that each active gate channel has a gate channel on each side. Each active gate channel comprises a gate 7 therein for controlling current flow in the electrically conducting channel layer. A method for manufacturing the FET 1 using resist is also disclosed.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2009</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqFyjsOwjAMANAsDAg4A74AEp8K5tKWwt69soKjRrKcKDZF3J6Fnektb-naGkIkfkIXAnmDoaBoVEsF3tEmQMj8KsjRPpACPAS9xZmgRyNoJhQh1rVbBGSlzc-V2966obnvKKeRNKMnIRv767E676vLoT79H19_ZDEK</recordid><startdate>20091202</startdate><enddate>20091202</enddate><creator>ROBERT ANDREW MILLER</creator><scope>EVB</scope></search><sort><creationdate>20091202</creationdate><title>A field Effect Transistor with a plurality of Inactive Gate Channels</title><author>ROBERT ANDREW MILLER</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_GB2460471A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2009</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>ROBERT ANDREW MILLER</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>ROBERT ANDREW MILLER</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>A field Effect Transistor with a plurality of Inactive Gate Channels</title><date>2009-12-02</date><risdate>2009</risdate><abstract>A field effect transistor (FET) 1 comprising a semiconductor substrate 2 comprising an electrically conducting channel layer 3 therein. A plurality of source and drain fingers 4, 5 which may be interdigitated are arranged on a first face of the substrate, each finger separated from the adjacent finger by a gate channel 6. The gate channels 6 comprise at least one active gate channel 6b defined by a source finger and a drain finger arranged on the first face such that current is free to flow between them via the electrically conducting channel layer. There are a plurality of inactive gate channels 6a are defined by either two fingers of the same type or a source finger and a drain finger, the source finger and drain finger being arranged on the first face such that current is not free to flow between them via the electrically conducting channel layer. The gate channels are arranged such that each active gate channel has a gate channel on each side. Each active gate channel comprises a gate 7 therein for controlling current flow in the electrically conducting channel layer. A method for manufacturing the FET 1 using resist is also disclosed.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_GB2460471A
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title A field Effect Transistor with a plurality of Inactive Gate Channels
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-04T10%3A10%3A26IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=ROBERT%20ANDREW%20MILLER&rft.date=2009-12-02&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EGB2460471A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true