Digital data separator
A data separator produces a reference clock from encoded data through the use of digital logic that simulates the operation of an analog phase-locked loop. The digital phase-locked loop includes a counter oscillator (14) that develops a period value which is incrementally modified in accordance with...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | TAK-PO LI RICHARD NESIN |
description | A data separator produces a reference clock from encoded data through the use of digital logic that simulates the operation of an analog phase-locked loop. The digital phase-locked loop includes a counter oscillator (14) that develops a period value which is incrementally modified in accordance with time variations in the input data to maintain the regenerated data in proper phase relationship with the clock. The counter oscillator comprises a zero-crossing counter which supplies a reference clock signal (EC) to a clock and data regeneration circuit (16). The counter is incremented until its count is equal to the previously computed normal period value. The counter is latched by a synchronized input data pulse (SYNCDT) and the latched value represents the required period adjustment. As the data is synchronized with the reference clock the value of this adjustment (DBUS) approaches zero. The circuit also includes a digital low-pass filter (18) that comprises a memory element that allows the new phase correction data to be added to the time-weighted previous period data. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_GB2249929A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>GB2249929A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_GB2249929A3</originalsourceid><addsrcrecordid>eNrjZBBzyUzPLEnMUUhJLElUKE4tSCxKLMkv4mFgTUvMKU7lhdLcDPJuriHOHrqpBfnxqcUFicmpeakl8e5ORkYmlpZGlo7GhFUAABSlIJw</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Digital data separator</title><source>esp@cenet</source><creator>TAK-PO LI ; RICHARD NESIN</creator><creatorcontrib>TAK-PO LI ; RICHARD NESIN</creatorcontrib><description>A data separator produces a reference clock from encoded data through the use of digital logic that simulates the operation of an analog phase-locked loop. The digital phase-locked loop includes a counter oscillator (14) that develops a period value which is incrementally modified in accordance with time variations in the input data to maintain the regenerated data in proper phase relationship with the clock. The counter oscillator comprises a zero-crossing counter which supplies a reference clock signal (EC) to a clock and data regeneration circuit (16). The counter is incremented until its count is equal to the previously computed normal period value. The counter is latched by a synchronized input data pulse (SYNCDT) and the latched value represents the required period adjustment. As the data is synchronized with the reference clock the value of this adjustment (DBUS) approaches zero. The circuit also includes a digital low-pass filter (18) that comprises a memory element that allows the new phase correction data to be added to the time-weighted previous period data.</description><language>eng</language><subject>ELECTRIC COMMUNICATION TECHNIQUE ; ELECTRICITY ; TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><creationdate>1992</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=19920520&DB=EPODOC&CC=GB&NR=2249929A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76290</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=19920520&DB=EPODOC&CC=GB&NR=2249929A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>TAK-PO LI</creatorcontrib><creatorcontrib>RICHARD NESIN</creatorcontrib><title>Digital data separator</title><description>A data separator produces a reference clock from encoded data through the use of digital logic that simulates the operation of an analog phase-locked loop. The digital phase-locked loop includes a counter oscillator (14) that develops a period value which is incrementally modified in accordance with time variations in the input data to maintain the regenerated data in proper phase relationship with the clock. The counter oscillator comprises a zero-crossing counter which supplies a reference clock signal (EC) to a clock and data regeneration circuit (16). The counter is incremented until its count is equal to the previously computed normal period value. The counter is latched by a synchronized input data pulse (SYNCDT) and the latched value represents the required period adjustment. As the data is synchronized with the reference clock the value of this adjustment (DBUS) approaches zero. The circuit also includes a digital low-pass filter (18) that comprises a memory element that allows the new phase correction data to be added to the time-weighted previous period data.</description><subject>ELECTRIC COMMUNICATION TECHNIQUE</subject><subject>ELECTRICITY</subject><subject>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1992</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZBBzyUzPLEnMUUhJLElUKE4tSCxKLMkv4mFgTUvMKU7lhdLcDPJuriHOHrqpBfnxqcUFicmpeakl8e5ORkYmlpZGlo7GhFUAABSlIJw</recordid><startdate>19920520</startdate><enddate>19920520</enddate><creator>TAK-PO LI</creator><creator>RICHARD NESIN</creator><scope>EVB</scope></search><sort><creationdate>19920520</creationdate><title>Digital data separator</title><author>TAK-PO LI ; RICHARD NESIN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_GB2249929A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>1992</creationdate><topic>ELECTRIC COMMUNICATION TECHNIQUE</topic><topic>ELECTRICITY</topic><topic>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</topic><toplevel>online_resources</toplevel><creatorcontrib>TAK-PO LI</creatorcontrib><creatorcontrib>RICHARD NESIN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>TAK-PO LI</au><au>RICHARD NESIN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Digital data separator</title><date>1992-05-20</date><risdate>1992</risdate><abstract>A data separator produces a reference clock from encoded data through the use of digital logic that simulates the operation of an analog phase-locked loop. The digital phase-locked loop includes a counter oscillator (14) that develops a period value which is incrementally modified in accordance with time variations in the input data to maintain the regenerated data in proper phase relationship with the clock. The counter oscillator comprises a zero-crossing counter which supplies a reference clock signal (EC) to a clock and data regeneration circuit (16). The counter is incremented until its count is equal to the previously computed normal period value. The counter is latched by a synchronized input data pulse (SYNCDT) and the latched value represents the required period adjustment. As the data is synchronized with the reference clock the value of this adjustment (DBUS) approaches zero. The circuit also includes a digital low-pass filter (18) that comprises a memory element that allows the new phase correction data to be added to the time-weighted previous period data.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_GB2249929A |
source | esp@cenet |
subjects | ELECTRIC COMMUNICATION TECHNIQUE ELECTRICITY TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION |
title | Digital data separator |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-30T15%3A52%3A02IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=TAK-PO%20LI&rft.date=1992-05-20&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EGB2249929A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |