Bi-phase asynchronous frame decoding process for use in electronic circuit, involves detecting length in relevant bits of bi-phase asynchronous frame to decode frame, and selecting functioning mode of electronic circuit

The process involves detecting a length in relevant bits of a bi-phase asynchronous frame to decode the frame, where the length of the frame varies from one frame to another frame. A functioning mode e.g. normal mode and test mode, of an electronic circuit is selected based on the detected length. T...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: LETENDU RAPHAEL, AUBREE RENE
Format: Patent
Sprache:eng ; fre
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator LETENDU RAPHAEL
AUBREE RENE
description The process involves detecting a length in relevant bits of a bi-phase asynchronous frame to decode the frame, where the length of the frame varies from one frame to another frame. A functioning mode e.g. normal mode and test mode, of an electronic circuit is selected based on the detected length. The electronic circuit is processed as test frame after detecting the length of the frame, when a test mode is selected. Independent claims are also included for the following: (A) a computer program product having instructions for executing a process of decoding bi-phase asynchronous frame (B) a storage unit having instructions executable by a computer for implementing a process of decoding bi-phase asynchronous frame (C) a control device including an electronic circuit for decoding a bi-phase asynchronous frame. L'invention concerne un circuit électronique de décodage d'un signal de données asynchrone biphasé.Selon l'invention, un tel circuit électronique comprend des moyens de génération d'une horloge de décodage mettant en oeuvre un compteur alimenté par une horloge interne, et répétant des cycles comprenant une incrémentation dudit compteur jusqu'à la détection d'une transition dans ledit signal de données, puis une décrémentation dudit compteur jusqu'à zéro.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_FR2862820A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>FR2862820A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_FR2862820A13</originalsourceid><addsrcrecordid>eNqNTksKwkAM7caFqHfIAVrQCuJWxeJa3JdxmrYDbVIm04Jn9TKm1p0IrvLy8j6ZR8-jS7raCIKRB9naM3EvUHrTIhRouXBUQefZoijNHnrVOgJs0AZVOwvWedu7ECs9cDOgqDHodXQ2SFWoR4NXx2AowN0FAS51_m4OPJXjtMdgqAB5d46pZU8KtFxxO6o07vuhZTQrTSO4-sxFBNn5drok2HGO0hmLhCHPrul-l-7T9WGz_UPyAvXXa2w</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Bi-phase asynchronous frame decoding process for use in electronic circuit, involves detecting length in relevant bits of bi-phase asynchronous frame to decode frame, and selecting functioning mode of electronic circuit</title><source>esp@cenet</source><creator>LETENDU RAPHAEL ; AUBREE RENE</creator><creatorcontrib>LETENDU RAPHAEL ; AUBREE RENE</creatorcontrib><description>The process involves detecting a length in relevant bits of a bi-phase asynchronous frame to decode the frame, where the length of the frame varies from one frame to another frame. A functioning mode e.g. normal mode and test mode, of an electronic circuit is selected based on the detected length. The electronic circuit is processed as test frame after detecting the length of the frame, when a test mode is selected. Independent claims are also included for the following: (A) a computer program product having instructions for executing a process of decoding bi-phase asynchronous frame (B) a storage unit having instructions executable by a computer for implementing a process of decoding bi-phase asynchronous frame (C) a control device including an electronic circuit for decoding a bi-phase asynchronous frame. L'invention concerne un circuit électronique de décodage d'un signal de données asynchrone biphasé.Selon l'invention, un tel circuit électronique comprend des moyens de génération d'une horloge de décodage mettant en oeuvre un compteur alimenté par une horloge interne, et répétant des cycles comprenant une incrémentation dudit compteur jusqu'à la détection d'une transition dans ledit signal de données, puis une décrémentation dudit compteur jusqu'à zéro.</description><edition>7</edition><language>eng ; fre</language><subject>BASIC ELECTRONIC CIRCUITRY ; CODE CONVERSION IN GENERAL ; CODING ; DECODING ; DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TOANOTHER ; ELECTRIC COMMUNICATION TECHNIQUE ; ELECTRICITY ; TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><creationdate>2005</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20050527&amp;DB=EPODOC&amp;CC=FR&amp;NR=2862820A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25544,76293</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20050527&amp;DB=EPODOC&amp;CC=FR&amp;NR=2862820A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>LETENDU RAPHAEL</creatorcontrib><creatorcontrib>AUBREE RENE</creatorcontrib><title>Bi-phase asynchronous frame decoding process for use in electronic circuit, involves detecting length in relevant bits of bi-phase asynchronous frame to decode frame, and selecting functioning mode of electronic circuit</title><description>The process involves detecting a length in relevant bits of a bi-phase asynchronous frame to decode the frame, where the length of the frame varies from one frame to another frame. A functioning mode e.g. normal mode and test mode, of an electronic circuit is selected based on the detected length. The electronic circuit is processed as test frame after detecting the length of the frame, when a test mode is selected. Independent claims are also included for the following: (A) a computer program product having instructions for executing a process of decoding bi-phase asynchronous frame (B) a storage unit having instructions executable by a computer for implementing a process of decoding bi-phase asynchronous frame (C) a control device including an electronic circuit for decoding a bi-phase asynchronous frame. L'invention concerne un circuit électronique de décodage d'un signal de données asynchrone biphasé.Selon l'invention, un tel circuit électronique comprend des moyens de génération d'une horloge de décodage mettant en oeuvre un compteur alimenté par une horloge interne, et répétant des cycles comprenant une incrémentation dudit compteur jusqu'à la détection d'une transition dans ledit signal de données, puis une décrémentation dudit compteur jusqu'à zéro.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>CODE CONVERSION IN GENERAL</subject><subject>CODING</subject><subject>DECODING</subject><subject>DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TOANOTHER</subject><subject>ELECTRIC COMMUNICATION TECHNIQUE</subject><subject>ELECTRICITY</subject><subject>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2005</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNTksKwkAM7caFqHfIAVrQCuJWxeJa3JdxmrYDbVIm04Jn9TKm1p0IrvLy8j6ZR8-jS7raCIKRB9naM3EvUHrTIhRouXBUQefZoijNHnrVOgJs0AZVOwvWedu7ECs9cDOgqDHodXQ2SFWoR4NXx2AowN0FAS51_m4OPJXjtMdgqAB5d46pZU8KtFxxO6o07vuhZTQrTSO4-sxFBNn5drok2HGO0hmLhCHPrul-l-7T9WGz_UPyAvXXa2w</recordid><startdate>20050527</startdate><enddate>20050527</enddate><creator>LETENDU RAPHAEL</creator><creator>AUBREE RENE</creator><scope>EVB</scope></search><sort><creationdate>20050527</creationdate><title>Bi-phase asynchronous frame decoding process for use in electronic circuit, involves detecting length in relevant bits of bi-phase asynchronous frame to decode frame, and selecting functioning mode of electronic circuit</title><author>LETENDU RAPHAEL ; AUBREE RENE</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_FR2862820A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; fre</language><creationdate>2005</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>CODE CONVERSION IN GENERAL</topic><topic>CODING</topic><topic>DECODING</topic><topic>DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TOANOTHER</topic><topic>ELECTRIC COMMUNICATION TECHNIQUE</topic><topic>ELECTRICITY</topic><topic>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</topic><toplevel>online_resources</toplevel><creatorcontrib>LETENDU RAPHAEL</creatorcontrib><creatorcontrib>AUBREE RENE</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>LETENDU RAPHAEL</au><au>AUBREE RENE</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Bi-phase asynchronous frame decoding process for use in electronic circuit, involves detecting length in relevant bits of bi-phase asynchronous frame to decode frame, and selecting functioning mode of electronic circuit</title><date>2005-05-27</date><risdate>2005</risdate><abstract>The process involves detecting a length in relevant bits of a bi-phase asynchronous frame to decode the frame, where the length of the frame varies from one frame to another frame. A functioning mode e.g. normal mode and test mode, of an electronic circuit is selected based on the detected length. The electronic circuit is processed as test frame after detecting the length of the frame, when a test mode is selected. Independent claims are also included for the following: (A) a computer program product having instructions for executing a process of decoding bi-phase asynchronous frame (B) a storage unit having instructions executable by a computer for implementing a process of decoding bi-phase asynchronous frame (C) a control device including an electronic circuit for decoding a bi-phase asynchronous frame. L'invention concerne un circuit électronique de décodage d'un signal de données asynchrone biphasé.Selon l'invention, un tel circuit électronique comprend des moyens de génération d'une horloge de décodage mettant en oeuvre un compteur alimenté par une horloge interne, et répétant des cycles comprenant une incrémentation dudit compteur jusqu'à la détection d'une transition dans ledit signal de données, puis une décrémentation dudit compteur jusqu'à zéro.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng ; fre
recordid cdi_epo_espacenet_FR2862820A1
source esp@cenet
subjects BASIC ELECTRONIC CIRCUITRY
CODE CONVERSION IN GENERAL
CODING
DECODING
DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TOANOTHER
ELECTRIC COMMUNICATION TECHNIQUE
ELECTRICITY
TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION
title Bi-phase asynchronous frame decoding process for use in electronic circuit, involves detecting length in relevant bits of bi-phase asynchronous frame to decode frame, and selecting functioning mode of electronic circuit
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-27T16%3A08%3A29IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=LETENDU%20RAPHAEL&rft.date=2005-05-27&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EFR2862820A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true