LOW-POWER DATA BUS RECEIVER

The present invention relates to a circuit (24) for receiving and processing a bit stream (34) obtained from an electronic communication bus-system (20). The circuit comprises a bit stream processing unit (5) for synchronization and bit sampling of the bit stream (34) to provide a sampled output sig...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: STURM, Jörgen, BÖLTER, Martin, BABUSHKIN, Anton, FREITAG, Thomas
Format: Patent
Sprache:eng ; fre ; ger
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator STURM, Jörgen
BÖLTER, Martin
BABUSHKIN, Anton
FREITAG, Thomas
description The present invention relates to a circuit (24) for receiving and processing a bit stream (34) obtained from an electronic communication bus-system (20). The circuit comprises a bit stream processing unit (5) for synchronization and bit sampling of the bit stream (34) to provide a sampled output signal (52). The circuit comprises a frame decoding unit (6) for decoding a data frame encoded in the sampled output signal (52). The circuit comprises a clock signal generator (19) for generating a first clock signal (32) for the bit stream processing unit (5). The circuit comprises a clock signal downsampler (51) for generating a second clock signal (60) having a lower frequency than the first clock signal, in which the second clock signal (60) is based on a cooccurrence of a clock pulse in the first clock signal (32) and the emission of a bit in the sampled output signal. The second clock signal is provided to the frame decoding unit (6). The bit stream processing unit (5) is adapted for synchronizing the first clock signal (32) to an external protocol timing of the incoming bit stream.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_EP3404873B1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>EP3404873B1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_EP3404873B13</originalsourceid><addsrcrecordid>eNrjZJD28Q_XDfAPdw1ScHEMcVRwCg1WCHJ1dvUMcw3iYWBNS8wpTuWF0twMCm6uIc4euqkF-fGpxQWJyal5qSXxrgHGJgYmFubGTobGRCgBAApUIAs</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>LOW-POWER DATA BUS RECEIVER</title><source>esp@cenet</source><creator>STURM, Jörgen ; BÖLTER, Martin ; BABUSHKIN, Anton ; FREITAG, Thomas</creator><creatorcontrib>STURM, Jörgen ; BÖLTER, Martin ; BABUSHKIN, Anton ; FREITAG, Thomas</creatorcontrib><description>The present invention relates to a circuit (24) for receiving and processing a bit stream (34) obtained from an electronic communication bus-system (20). The circuit comprises a bit stream processing unit (5) for synchronization and bit sampling of the bit stream (34) to provide a sampled output signal (52). The circuit comprises a frame decoding unit (6) for decoding a data frame encoded in the sampled output signal (52). The circuit comprises a clock signal generator (19) for generating a first clock signal (32) for the bit stream processing unit (5). The circuit comprises a clock signal downsampler (51) for generating a second clock signal (60) having a lower frequency than the first clock signal, in which the second clock signal (60) is based on a cooccurrence of a clock pulse in the first clock signal (32) and the emission of a bit in the sampled output signal. The second clock signal is provided to the frame decoding unit (6). The bit stream processing unit (5) is adapted for synchronizing the first clock signal (32) to an external protocol timing of the incoming bit stream.</description><language>eng ; fre ; ger</language><subject>ELECTRIC COMMUNICATION TECHNIQUE ; ELECTRICITY ; TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><creationdate>2019</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20191002&amp;DB=EPODOC&amp;CC=EP&amp;NR=3404873B1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,777,882,25545,76296</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20191002&amp;DB=EPODOC&amp;CC=EP&amp;NR=3404873B1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>STURM, Jörgen</creatorcontrib><creatorcontrib>BÖLTER, Martin</creatorcontrib><creatorcontrib>BABUSHKIN, Anton</creatorcontrib><creatorcontrib>FREITAG, Thomas</creatorcontrib><title>LOW-POWER DATA BUS RECEIVER</title><description>The present invention relates to a circuit (24) for receiving and processing a bit stream (34) obtained from an electronic communication bus-system (20). The circuit comprises a bit stream processing unit (5) for synchronization and bit sampling of the bit stream (34) to provide a sampled output signal (52). The circuit comprises a frame decoding unit (6) for decoding a data frame encoded in the sampled output signal (52). The circuit comprises a clock signal generator (19) for generating a first clock signal (32) for the bit stream processing unit (5). The circuit comprises a clock signal downsampler (51) for generating a second clock signal (60) having a lower frequency than the first clock signal, in which the second clock signal (60) is based on a cooccurrence of a clock pulse in the first clock signal (32) and the emission of a bit in the sampled output signal. The second clock signal is provided to the frame decoding unit (6). The bit stream processing unit (5) is adapted for synchronizing the first clock signal (32) to an external protocol timing of the incoming bit stream.</description><subject>ELECTRIC COMMUNICATION TECHNIQUE</subject><subject>ELECTRICITY</subject><subject>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2019</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZJD28Q_XDfAPdw1ScHEMcVRwCg1WCHJ1dvUMcw3iYWBNS8wpTuWF0twMCm6uIc4euqkF-fGpxQWJyal5qSXxrgHGJgYmFubGTobGRCgBAApUIAs</recordid><startdate>20191002</startdate><enddate>20191002</enddate><creator>STURM, Jörgen</creator><creator>BÖLTER, Martin</creator><creator>BABUSHKIN, Anton</creator><creator>FREITAG, Thomas</creator><scope>EVB</scope></search><sort><creationdate>20191002</creationdate><title>LOW-POWER DATA BUS RECEIVER</title><author>STURM, Jörgen ; BÖLTER, Martin ; BABUSHKIN, Anton ; FREITAG, Thomas</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_EP3404873B13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; fre ; ger</language><creationdate>2019</creationdate><topic>ELECTRIC COMMUNICATION TECHNIQUE</topic><topic>ELECTRICITY</topic><topic>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</topic><toplevel>online_resources</toplevel><creatorcontrib>STURM, Jörgen</creatorcontrib><creatorcontrib>BÖLTER, Martin</creatorcontrib><creatorcontrib>BABUSHKIN, Anton</creatorcontrib><creatorcontrib>FREITAG, Thomas</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>STURM, Jörgen</au><au>BÖLTER, Martin</au><au>BABUSHKIN, Anton</au><au>FREITAG, Thomas</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>LOW-POWER DATA BUS RECEIVER</title><date>2019-10-02</date><risdate>2019</risdate><abstract>The present invention relates to a circuit (24) for receiving and processing a bit stream (34) obtained from an electronic communication bus-system (20). The circuit comprises a bit stream processing unit (5) for synchronization and bit sampling of the bit stream (34) to provide a sampled output signal (52). The circuit comprises a frame decoding unit (6) for decoding a data frame encoded in the sampled output signal (52). The circuit comprises a clock signal generator (19) for generating a first clock signal (32) for the bit stream processing unit (5). The circuit comprises a clock signal downsampler (51) for generating a second clock signal (60) having a lower frequency than the first clock signal, in which the second clock signal (60) is based on a cooccurrence of a clock pulse in the first clock signal (32) and the emission of a bit in the sampled output signal. The second clock signal is provided to the frame decoding unit (6). The bit stream processing unit (5) is adapted for synchronizing the first clock signal (32) to an external protocol timing of the incoming bit stream.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng ; fre ; ger
recordid cdi_epo_espacenet_EP3404873B1
source esp@cenet
subjects ELECTRIC COMMUNICATION TECHNIQUE
ELECTRICITY
TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION
title LOW-POWER DATA BUS RECEIVER
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-20T13%3A59%3A05IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=STURM,%20J%C3%B6rgen&rft.date=2019-10-02&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EEP3404873B1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true