Memory cells having a row-based read and/or write support circuitry

A circuit comprises a plurality of memory cells (110) in a row, at least one write word line (WWL), and a write support circuit (120) coupled to the at least one write word line and to the plurality of memory cells in the row. The write support circuit includes a first current path (transistor N7 of...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: SAMPIGETHAYA, SHREEKANTH, UPPUTURI, BHARATH
Format: Patent
Sprache:eng ; fre ; ger
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator SAMPIGETHAYA, SHREEKANTH
UPPUTURI, BHARATH
description A circuit comprises a plurality of memory cells (110) in a row, at least one write word line (WWL), and a write support circuit (120) coupled to the at least one write word line and to the plurality of memory cells in the row. The write support circuit includes a first current path (transistor N7 of 120) and at least one second current path (diode D of 120). A current path of the at least one second current path corresponds to a respective write word line of the at least one write word line. A write word line of the at least one write word line is configured to select the first current path when the plurality of memory cells in the row operates in a first mode, and to select a second current path of the at least one second current path when the plurality of memory cells in the row operates in a second mode.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_EP2434492B1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>EP2434492B1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_EP2434492B13</originalsourceid><addsrcrecordid>eNqNyjEOwjAMAMAsDKjwB3-gqmizsFIVsSAxsFcmMRApjSM7pervWXgA0y23Nf2VJpYVHMWo8MZPSC9AEF7qByp5EEIPmHzDAouEQqBzziwFXBA3hyLrzmyeGJX2PysD5-HeX2rKPJJmdJSojMOttZ21x_Z06P4oX_PhMd8</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Memory cells having a row-based read and/or write support circuitry</title><source>esp@cenet</source><creator>SAMPIGETHAYA, SHREEKANTH ; UPPUTURI, BHARATH</creator><creatorcontrib>SAMPIGETHAYA, SHREEKANTH ; UPPUTURI, BHARATH</creatorcontrib><description>A circuit comprises a plurality of memory cells (110) in a row, at least one write word line (WWL), and a write support circuit (120) coupled to the at least one write word line and to the plurality of memory cells in the row. The write support circuit includes a first current path (transistor N7 of 120) and at least one second current path (diode D of 120). A current path of the at least one second current path corresponds to a respective write word line of the at least one write word line. A write word line of the at least one write word line is configured to select the first current path when the plurality of memory cells in the row operates in a first mode, and to select a second current path of the at least one second current path when the plurality of memory cells in the row operates in a second mode.</description><language>eng ; fre ; ger</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2016</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20161123&amp;DB=EPODOC&amp;CC=EP&amp;NR=2434492B1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76289</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20161123&amp;DB=EPODOC&amp;CC=EP&amp;NR=2434492B1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>SAMPIGETHAYA, SHREEKANTH</creatorcontrib><creatorcontrib>UPPUTURI, BHARATH</creatorcontrib><title>Memory cells having a row-based read and/or write support circuitry</title><description>A circuit comprises a plurality of memory cells (110) in a row, at least one write word line (WWL), and a write support circuit (120) coupled to the at least one write word line and to the plurality of memory cells in the row. The write support circuit includes a first current path (transistor N7 of 120) and at least one second current path (diode D of 120). A current path of the at least one second current path corresponds to a respective write word line of the at least one write word line. A write word line of the at least one write word line is configured to select the first current path when the plurality of memory cells in the row operates in a first mode, and to select a second current path of the at least one second current path when the plurality of memory cells in the row operates in a second mode.</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2016</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNyjEOwjAMAMAsDKjwB3-gqmizsFIVsSAxsFcmMRApjSM7pervWXgA0y23Nf2VJpYVHMWo8MZPSC9AEF7qByp5EEIPmHzDAouEQqBzziwFXBA3hyLrzmyeGJX2PysD5-HeX2rKPJJmdJSojMOttZ21x_Z06P4oX_PhMd8</recordid><startdate>20161123</startdate><enddate>20161123</enddate><creator>SAMPIGETHAYA, SHREEKANTH</creator><creator>UPPUTURI, BHARATH</creator><scope>EVB</scope></search><sort><creationdate>20161123</creationdate><title>Memory cells having a row-based read and/or write support circuitry</title><author>SAMPIGETHAYA, SHREEKANTH ; UPPUTURI, BHARATH</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_EP2434492B13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; fre ; ger</language><creationdate>2016</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>SAMPIGETHAYA, SHREEKANTH</creatorcontrib><creatorcontrib>UPPUTURI, BHARATH</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>SAMPIGETHAYA, SHREEKANTH</au><au>UPPUTURI, BHARATH</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Memory cells having a row-based read and/or write support circuitry</title><date>2016-11-23</date><risdate>2016</risdate><abstract>A circuit comprises a plurality of memory cells (110) in a row, at least one write word line (WWL), and a write support circuit (120) coupled to the at least one write word line and to the plurality of memory cells in the row. The write support circuit includes a first current path (transistor N7 of 120) and at least one second current path (diode D of 120). A current path of the at least one second current path corresponds to a respective write word line of the at least one write word line. A write word line of the at least one write word line is configured to select the first current path when the plurality of memory cells in the row operates in a first mode, and to select a second current path of the at least one second current path when the plurality of memory cells in the row operates in a second mode.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng ; fre ; ger
recordid cdi_epo_espacenet_EP2434492B1
source esp@cenet
subjects INFORMATION STORAGE
PHYSICS
STATIC STORES
title Memory cells having a row-based read and/or write support circuitry
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-09T09%3A40%3A33IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=SAMPIGETHAYA,%20SHREEKANTH&rft.date=2016-11-23&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EEP2434492B1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true