Semiconductor device with a peripheral base region
The present invention relates to a semiconductor device and has an object to enhance a di / dt tolerance and a dV / dt tolerance without increasing an ON resistance. In order to achieve the object described above, the semiconductor device has a peripheral base region (21) formed in a drain layer (3)...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Patent |
Sprache: | eng ; fre ; ger |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | The present invention relates to a semiconductor device and has an object to enhance a di / dt tolerance and a dV / dt tolerance without increasing an ON resistance.
In order to achieve the object described above, the semiconductor device has a peripheral base region (21) formed in a drain layer (3) of opposite conductivity type. Said peripheral base region may be coupled to one end of regions of a main base region (4). |
---|