Digital frequency-upconverting circuit
An upconverting circuit [100] includes a polyphase component generator [101] that provides Np polyphase components at each input polyphase cycle, wherein Np>2 on each input polyphase cycle is defined by a clock. A memory [102] stores the polyphase components from at least one polyphase cycle prio...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Patent |
Sprache: | eng ; fre ; ger |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | SRIKANTAM, VAMSI K CORREDOURA, PAUL L |
description | An upconverting circuit [100] includes a polyphase component generator [101] that provides Np polyphase components at each input polyphase cycle, wherein Np>2 on each input polyphase cycle is defined by a clock. A memory [102] stores the polyphase components from at least one polyphase cycle prior to the current polyphse cycle. A plurality of filters [103-108] process the polyphase components stored in the memory [102]. Each filter processes a plurality of the polyphase components to generate a filtered polyphase component corresponding to that filter. A multiplexter [110] outputs the filtered polyphase components in a predetermined order to generate a filtered output signal. In one embodiment, each filter utilizes the same functional relationship to generate the filtered polyphase components. In another embodiment, the memory [102] is a shift register. The filters [103-108] can be of arbitrary complexity. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_EP1583225B1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>EP1583225B1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_EP1583225B13</originalsourceid><addsrcrecordid>eNrjZFBzyUzPLEnMUUgrSi0sTc1LrtQtLUjOzytLLSrJzEtXSM4sSi7NLOFhYE1LzClO5YXS3AwKbq4hzh66qQX58anFBYnJqXmpJfGuAYamFsZGRqZOhsZEKAEAX6Mnvw</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Digital frequency-upconverting circuit</title><source>esp@cenet</source><creator>SRIKANTAM, VAMSI K ; CORREDOURA, PAUL L</creator><creatorcontrib>SRIKANTAM, VAMSI K ; CORREDOURA, PAUL L</creatorcontrib><description>An upconverting circuit [100] includes a polyphase component generator [101] that provides Np polyphase components at each input polyphase cycle, wherein Np>2 on each input polyphase cycle is defined by a clock. A memory [102] stores the polyphase components from at least one polyphase cycle prior to the current polyphse cycle. A plurality of filters [103-108] process the polyphase components stored in the memory [102]. Each filter processes a plurality of the polyphase components to generate a filtered polyphase component corresponding to that filter. A multiplexter [110] outputs the filtered polyphase components in a predetermined order to generate a filtered output signal. In one embodiment, each filter utilizes the same functional relationship to generate the filtered polyphase components. In another embodiment, the memory [102] is a shift register. The filters [103-108] can be of arbitrary complexity.</description><language>eng ; fre ; ger</language><subject>BASIC ELECTRONIC CIRCUITRY ; DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TOANOTHER ; ELECTRIC COMMUNICATION TECHNIQUE ; ELECTRICITY ; MODULATION ; TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><creationdate>2006</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20061227&DB=EPODOC&CC=EP&NR=1583225B1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20061227&DB=EPODOC&CC=EP&NR=1583225B1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>SRIKANTAM, VAMSI K</creatorcontrib><creatorcontrib>CORREDOURA, PAUL L</creatorcontrib><title>Digital frequency-upconverting circuit</title><description>An upconverting circuit [100] includes a polyphase component generator [101] that provides Np polyphase components at each input polyphase cycle, wherein Np>2 on each input polyphase cycle is defined by a clock. A memory [102] stores the polyphase components from at least one polyphase cycle prior to the current polyphse cycle. A plurality of filters [103-108] process the polyphase components stored in the memory [102]. Each filter processes a plurality of the polyphase components to generate a filtered polyphase component corresponding to that filter. A multiplexter [110] outputs the filtered polyphase components in a predetermined order to generate a filtered output signal. In one embodiment, each filter utilizes the same functional relationship to generate the filtered polyphase components. In another embodiment, the memory [102] is a shift register. The filters [103-108] can be of arbitrary complexity.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TOANOTHER</subject><subject>ELECTRIC COMMUNICATION TECHNIQUE</subject><subject>ELECTRICITY</subject><subject>MODULATION</subject><subject>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2006</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZFBzyUzPLEnMUUgrSi0sTc1LrtQtLUjOzytLLSrJzEtXSM4sSi7NLOFhYE1LzClO5YXS3AwKbq4hzh66qQX58anFBYnJqXmpJfGuAYamFsZGRqZOhsZEKAEAX6Mnvw</recordid><startdate>20061227</startdate><enddate>20061227</enddate><creator>SRIKANTAM, VAMSI K</creator><creator>CORREDOURA, PAUL L</creator><scope>EVB</scope></search><sort><creationdate>20061227</creationdate><title>Digital frequency-upconverting circuit</title><author>SRIKANTAM, VAMSI K ; CORREDOURA, PAUL L</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_EP1583225B13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; fre ; ger</language><creationdate>2006</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TOANOTHER</topic><topic>ELECTRIC COMMUNICATION TECHNIQUE</topic><topic>ELECTRICITY</topic><topic>MODULATION</topic><topic>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</topic><toplevel>online_resources</toplevel><creatorcontrib>SRIKANTAM, VAMSI K</creatorcontrib><creatorcontrib>CORREDOURA, PAUL L</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>SRIKANTAM, VAMSI K</au><au>CORREDOURA, PAUL L</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Digital frequency-upconverting circuit</title><date>2006-12-27</date><risdate>2006</risdate><abstract>An upconverting circuit [100] includes a polyphase component generator [101] that provides Np polyphase components at each input polyphase cycle, wherein Np>2 on each input polyphase cycle is defined by a clock. A memory [102] stores the polyphase components from at least one polyphase cycle prior to the current polyphse cycle. A plurality of filters [103-108] process the polyphase components stored in the memory [102]. Each filter processes a plurality of the polyphase components to generate a filtered polyphase component corresponding to that filter. A multiplexter [110] outputs the filtered polyphase components in a predetermined order to generate a filtered output signal. In one embodiment, each filter utilizes the same functional relationship to generate the filtered polyphase components. In another embodiment, the memory [102] is a shift register. The filters [103-108] can be of arbitrary complexity.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng ; fre ; ger |
recordid | cdi_epo_espacenet_EP1583225B1 |
source | esp@cenet |
subjects | BASIC ELECTRONIC CIRCUITRY DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TOANOTHER ELECTRIC COMMUNICATION TECHNIQUE ELECTRICITY MODULATION TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION |
title | Digital frequency-upconverting circuit |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-06T12%3A34%3A43IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=SRIKANTAM,%20VAMSI%20K&rft.date=2006-12-27&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EEP1583225B1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |