Bipolar element bifet array decoder
A decoder implemented using bifet technology to exhibit high performance, high density, and low power dissipation. The decoder has multiple input lines for conducting signals at ECL-compatible voltage levels and an output line for conducting signals at CMOS-compatible voltage levels. The output line...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Patent |
Sprache: | eng ; fre ; ger |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | KLIMANIS, VILNIS MONTEGARI, FRANK ALFRED |
description | A decoder implemented using bifet technology to exhibit high performance, high density, and low power dissipation. The decoder has multiple input lines for conducting signals at ECL-compatible voltage levels and an output line for conducting signals at CMOS-compatible voltage levels. The output line is enabled in response to a predetermined combination of ECL-compatible voltage level signals on said input lines. The decoder comprises a gate for generating an OR output at ECL-compatible voltage levels according to the input line signals. An inverter is coupled to the OR gate for inverting and amplifying the OR output to produce an inverted output at CMOS voltage levels. A word line driver is coupled to an output of the inverter for isolating and driving the output line according to the inverted output. Finally, power saving means are coupled to the inverter for minimizing power dissipation in the decoder. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_EP0493293A2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>EP0493293A2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_EP0493293A23</originalsourceid><addsrcrecordid>eNrjZFB2yizIz0ksUkjNSc1NzStRSMpMSy1RSCwqSqxUSElNzk9JLeJhYE1LzClO5YXS3AwKbq4hzh66qQX58anFBYnJqXmpJfGuAQYmlsZGlsaORsZEKAEAhsgl4g</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Bipolar element bifet array decoder</title><source>esp@cenet</source><creator>KLIMANIS, VILNIS ; MONTEGARI, FRANK ALFRED</creator><creatorcontrib>KLIMANIS, VILNIS ; MONTEGARI, FRANK ALFRED</creatorcontrib><description>A decoder implemented using bifet technology to exhibit high performance, high density, and low power dissipation. The decoder has multiple input lines for conducting signals at ECL-compatible voltage levels and an output line for conducting signals at CMOS-compatible voltage levels. The output line is enabled in response to a predetermined combination of ECL-compatible voltage level signals on said input lines. The decoder comprises a gate for generating an OR output at ECL-compatible voltage levels according to the input line signals. An inverter is coupled to the OR gate for inverting and amplifying the OR output to produce an inverted output at CMOS voltage levels. A word line driver is coupled to an output of the inverter for isolating and driving the output line according to the inverted output. Finally, power saving means are coupled to the inverter for minimizing power dissipation in the decoder.</description><language>eng ; fre ; ger</language><subject>BASIC ELECTRIC ELEMENTS ; BASIC ELECTRONIC CIRCUITRY ; CODE CONVERSION IN GENERAL ; CODING ; DECODING ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; INFORMATION STORAGE ; PHYSICS ; PULSE TECHNIQUE ; SEMICONDUCTOR DEVICES ; STATIC STORES</subject><creationdate>1992</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=19920701&DB=EPODOC&CC=EP&NR=0493293A2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=19920701&DB=EPODOC&CC=EP&NR=0493293A2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>KLIMANIS, VILNIS</creatorcontrib><creatorcontrib>MONTEGARI, FRANK ALFRED</creatorcontrib><title>Bipolar element bifet array decoder</title><description>A decoder implemented using bifet technology to exhibit high performance, high density, and low power dissipation. The decoder has multiple input lines for conducting signals at ECL-compatible voltage levels and an output line for conducting signals at CMOS-compatible voltage levels. The output line is enabled in response to a predetermined combination of ECL-compatible voltage level signals on said input lines. The decoder comprises a gate for generating an OR output at ECL-compatible voltage levels according to the input line signals. An inverter is coupled to the OR gate for inverting and amplifying the OR output to produce an inverted output at CMOS voltage levels. A word line driver is coupled to an output of the inverter for isolating and driving the output line according to the inverted output. Finally, power saving means are coupled to the inverter for minimizing power dissipation in the decoder.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>CODE CONVERSION IN GENERAL</subject><subject>CODING</subject><subject>DECODING</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>PULSE TECHNIQUE</subject><subject>SEMICONDUCTOR DEVICES</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1992</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZFB2yizIz0ksUkjNSc1NzStRSMpMSy1RSCwqSqxUSElNzk9JLeJhYE1LzClO5YXS3AwKbq4hzh66qQX58anFBYnJqXmpJfGuAQYmlsZGlsaORsZEKAEAhsgl4g</recordid><startdate>19920701</startdate><enddate>19920701</enddate><creator>KLIMANIS, VILNIS</creator><creator>MONTEGARI, FRANK ALFRED</creator><scope>EVB</scope></search><sort><creationdate>19920701</creationdate><title>Bipolar element bifet array decoder</title><author>KLIMANIS, VILNIS ; MONTEGARI, FRANK ALFRED</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_EP0493293A23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; fre ; ger</language><creationdate>1992</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>CODE CONVERSION IN GENERAL</topic><topic>CODING</topic><topic>DECODING</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>PULSE TECHNIQUE</topic><topic>SEMICONDUCTOR DEVICES</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>KLIMANIS, VILNIS</creatorcontrib><creatorcontrib>MONTEGARI, FRANK ALFRED</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>KLIMANIS, VILNIS</au><au>MONTEGARI, FRANK ALFRED</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Bipolar element bifet array decoder</title><date>1992-07-01</date><risdate>1992</risdate><abstract>A decoder implemented using bifet technology to exhibit high performance, high density, and low power dissipation. The decoder has multiple input lines for conducting signals at ECL-compatible voltage levels and an output line for conducting signals at CMOS-compatible voltage levels. The output line is enabled in response to a predetermined combination of ECL-compatible voltage level signals on said input lines. The decoder comprises a gate for generating an OR output at ECL-compatible voltage levels according to the input line signals. An inverter is coupled to the OR gate for inverting and amplifying the OR output to produce an inverted output at CMOS voltage levels. A word line driver is coupled to an output of the inverter for isolating and driving the output line according to the inverted output. Finally, power saving means are coupled to the inverter for minimizing power dissipation in the decoder.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng ; fre ; ger |
recordid | cdi_epo_espacenet_EP0493293A2 |
source | esp@cenet |
subjects | BASIC ELECTRIC ELEMENTS BASIC ELECTRONIC CIRCUITRY CODE CONVERSION IN GENERAL CODING DECODING ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY INFORMATION STORAGE PHYSICS PULSE TECHNIQUE SEMICONDUCTOR DEVICES STATIC STORES |
title | Bipolar element bifet array decoder |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-07T03%3A32%3A05IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=KLIMANIS,%20VILNIS&rft.date=1992-07-01&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EEP0493293A2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |