AN ACTIVE DYNAMIC MEMORY CELL

A dynamic memory cell comprises a storage transistor and an access transistor. The gate of the storage transistor is utilized as a storage capacitor electrode, and is connected to its source by a high resistance resistor. The drain of the storage transistor is connected to a source of electrical pot...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
1. Verfasser: LANCASTER, LOREN THOMAS
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:A dynamic memory cell comprises a storage transistor and an access transistor. The gate of the storage transistor is utilized as a storage capacitor electrode, and is connected to its source by a high resistance resistor. The drain of the storage transistor is connected to a source of electrical potential (e.g., VCC). The access transistor connects the source of the storage transistor to a bit line. This arrangement multiplies the effective capacitance of the gate storage capacitor, reducing the area required and hence making the structure more compact than a typical inactive (one transistor) DRAM cell. In a preferred embodiment, the resistor is formed to overlie the storage transistor, and the drain of the storage transistor is connected to VCC by means of the sidewall of a trench formed in the semiconductor substrate.