Verfahren und Einrichtung für die parallele Synchronisation von mehreren seriellen Datenströmen

A circuit for receiving multiple serial datastreams in parallel is disclosed. A bit clock is recovered from each data stream, there being one data bit for each transition of the clock signal both positive and negative going. The phases of the bit clocks are compared and are adjusted by 180 degrees s...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: HARDWOOD, MICHAEL, SIMPSON, RICHARD, JOY, ANDY, ROBERTSON, IAIN, SIMPSON, ROBERT, WARD, RICHARD
Format: Patent
Sprache:ger
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator HARDWOOD, MICHAEL
SIMPSON, RICHARD
JOY, ANDY
ROBERTSON, IAIN
SIMPSON, ROBERT
WARD, RICHARD
description A circuit for receiving multiple serial datastreams in parallel is disclosed. A bit clock is recovered from each data stream, there being one data bit for each transition of the clock signal both positive and negative going. The phases of the bit clocks are compared and are adjusted by 180 degrees so that the positive going edges of all occur close to each other. The bits of each stream are assembled into words under the control of a word clock. In one embodiment a common word clock is derived from the set of bit clocks as a whole. In another embodiment each stream is provided with its own word clock which is aligned to positive edges of the respective bit clocks that are close to each other.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_DE60211684TT2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>DE60211684TT2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_DE60211684TT23</originalsourceid><addsrcrecordid>eNqNi7EOgkAQBWksjPoPG3sTQUPoBWMvsSUbeHiXHAvZO0z8MSs7fkxM_ACLyTQzy4hv0JaNQmiUhgoramsTRrlTO72VGgsaWNk5OND1KbXRXqznYHuhx0yH-f7-Hmoxd0I5B4gPOr06yDpatOw8Nj-vou25KE-XHYa-gh-4hiBUeZHukzhOs2NZJoe_og-YYECc</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Verfahren und Einrichtung für die parallele Synchronisation von mehreren seriellen Datenströmen</title><source>esp@cenet</source><creator>HARDWOOD, MICHAEL ; SIMPSON, RICHARD ; JOY, ANDY ; ROBERTSON, IAIN ; SIMPSON, ROBERT ; WARD, RICHARD</creator><creatorcontrib>HARDWOOD, MICHAEL ; SIMPSON, RICHARD ; JOY, ANDY ; ROBERTSON, IAIN ; SIMPSON, ROBERT ; WARD, RICHARD</creatorcontrib><description>A circuit for receiving multiple serial datastreams in parallel is disclosed. A bit clock is recovered from each data stream, there being one data bit for each transition of the clock signal both positive and negative going. The phases of the bit clocks are compared and are adjusted by 180 degrees so that the positive going edges of all occur close to each other. The bits of each stream are assembled into words under the control of a word clock. In one embodiment a common word clock is derived from the set of bit clocks as a whole. In another embodiment each stream is provided with its own word clock which is aligned to positive edges of the respective bit clocks that are close to each other.</description><language>ger</language><subject>ELECTRIC COMMUNICATION TECHNIQUE ; ELECTRICITY ; TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><creationdate>2007</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20070510&amp;DB=EPODOC&amp;CC=DE&amp;NR=60211684T2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25543,76293</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20070510&amp;DB=EPODOC&amp;CC=DE&amp;NR=60211684T2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>HARDWOOD, MICHAEL</creatorcontrib><creatorcontrib>SIMPSON, RICHARD</creatorcontrib><creatorcontrib>JOY, ANDY</creatorcontrib><creatorcontrib>ROBERTSON, IAIN</creatorcontrib><creatorcontrib>SIMPSON, ROBERT</creatorcontrib><creatorcontrib>WARD, RICHARD</creatorcontrib><title>Verfahren und Einrichtung für die parallele Synchronisation von mehreren seriellen Datenströmen</title><description>A circuit for receiving multiple serial datastreams in parallel is disclosed. A bit clock is recovered from each data stream, there being one data bit for each transition of the clock signal both positive and negative going. The phases of the bit clocks are compared and are adjusted by 180 degrees so that the positive going edges of all occur close to each other. The bits of each stream are assembled into words under the control of a word clock. In one embodiment a common word clock is derived from the set of bit clocks as a whole. In another embodiment each stream is provided with its own word clock which is aligned to positive edges of the respective bit clocks that are close to each other.</description><subject>ELECTRIC COMMUNICATION TECHNIQUE</subject><subject>ELECTRICITY</subject><subject>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2007</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNi7EOgkAQBWksjPoPG3sTQUPoBWMvsSUbeHiXHAvZO0z8MSs7fkxM_ACLyTQzy4hv0JaNQmiUhgoramsTRrlTO72VGgsaWNk5OND1KbXRXqznYHuhx0yH-f7-Hmoxd0I5B4gPOr06yDpatOw8Nj-vou25KE-XHYa-gh-4hiBUeZHukzhOs2NZJoe_og-YYECc</recordid><startdate>20070510</startdate><enddate>20070510</enddate><creator>HARDWOOD, MICHAEL</creator><creator>SIMPSON, RICHARD</creator><creator>JOY, ANDY</creator><creator>ROBERTSON, IAIN</creator><creator>SIMPSON, ROBERT</creator><creator>WARD, RICHARD</creator><scope>EVB</scope></search><sort><creationdate>20070510</creationdate><title>Verfahren und Einrichtung für die parallele Synchronisation von mehreren seriellen Datenströmen</title><author>HARDWOOD, MICHAEL ; SIMPSON, RICHARD ; JOY, ANDY ; ROBERTSON, IAIN ; SIMPSON, ROBERT ; WARD, RICHARD</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_DE60211684TT23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>ger</language><creationdate>2007</creationdate><topic>ELECTRIC COMMUNICATION TECHNIQUE</topic><topic>ELECTRICITY</topic><topic>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</topic><toplevel>online_resources</toplevel><creatorcontrib>HARDWOOD, MICHAEL</creatorcontrib><creatorcontrib>SIMPSON, RICHARD</creatorcontrib><creatorcontrib>JOY, ANDY</creatorcontrib><creatorcontrib>ROBERTSON, IAIN</creatorcontrib><creatorcontrib>SIMPSON, ROBERT</creatorcontrib><creatorcontrib>WARD, RICHARD</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>HARDWOOD, MICHAEL</au><au>SIMPSON, RICHARD</au><au>JOY, ANDY</au><au>ROBERTSON, IAIN</au><au>SIMPSON, ROBERT</au><au>WARD, RICHARD</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Verfahren und Einrichtung für die parallele Synchronisation von mehreren seriellen Datenströmen</title><date>2007-05-10</date><risdate>2007</risdate><abstract>A circuit for receiving multiple serial datastreams in parallel is disclosed. A bit clock is recovered from each data stream, there being one data bit for each transition of the clock signal both positive and negative going. The phases of the bit clocks are compared and are adjusted by 180 degrees so that the positive going edges of all occur close to each other. The bits of each stream are assembled into words under the control of a word clock. In one embodiment a common word clock is derived from the set of bit clocks as a whole. In another embodiment each stream is provided with its own word clock which is aligned to positive edges of the respective bit clocks that are close to each other.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language ger
recordid cdi_epo_espacenet_DE60211684TT2
source esp@cenet
subjects ELECTRIC COMMUNICATION TECHNIQUE
ELECTRICITY
TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION
title Verfahren und Einrichtung für die parallele Synchronisation von mehreren seriellen Datenströmen
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-26T14%3A10%3A43IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=HARDWOOD,%20MICHAEL&rft.date=2007-05-10&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EDE60211684TT2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true