ADSB-OUT emission time slot control chip based on FPGA
The utility model discloses a field programmable gate array (FPGA)-based ADSB-OUT emission time slot control chip, which is characterized in that internal resources of the FPGA are utilized to construct timers, triggers, a state device and an arbitration module, the seven different timers and trigge...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Patent |
Sprache: | chi ; eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | MU TIEGANG WANG XIQI LU GUOBIN HUANG FAN |
description | The utility model discloses a field programmable gate array (FPGA)-based ADSB-OUT emission time slot control chip, which is characterized in that internal resources of the FPGA are utilized to construct timers, triggers, a state device and an arbitration module, the seven different timers and triggers respectively carry out timing aiming at the emission period of one message, each timer carries out timing on the emission period of the message, and each timer carries out timing on the emission period of the message. The trigger sends a trigger signal to the state device when the transmitting period of the corresponding message is reached; the state device sequentially checks whether the triggers give trigger signals or not, obtains data of corresponding messages after receiving the trigger signals and sends the data to the transmitting queue; and the arbitration module arbitrates whether the seven messages can directly occupy the antenna according to the working state of the XPDR. According to the utility mode |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN219918944UU</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN219918944UU</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN219918944UU3</originalsourceid><addsrcrecordid>eNrjZDBzdAl20vUPDVFIzc0sLs7Mz1MoycxNVSjOyS9RSM7PKynKz1FIzsgsUEhKLE5NUQDKuwW4O_IwsKYl5hSn8kJpbgYlN9cQZw_d1IL8-NTigsTk1LzUknhnPyNDS0tDC0sTk9BQY6IUAQA5YizF</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>ADSB-OUT emission time slot control chip based on FPGA</title><source>esp@cenet</source><creator>MU TIEGANG ; WANG XIQI ; LU GUOBIN ; HUANG FAN</creator><creatorcontrib>MU TIEGANG ; WANG XIQI ; LU GUOBIN ; HUANG FAN</creatorcontrib><description>The utility model discloses a field programmable gate array (FPGA)-based ADSB-OUT emission time slot control chip, which is characterized in that internal resources of the FPGA are utilized to construct timers, triggers, a state device and an arbitration module, the seven different timers and triggers respectively carry out timing aiming at the emission period of one message, each timer carries out timing on the emission period of the message, and each timer carries out timing on the emission period of the message. The trigger sends a trigger signal to the state device when the transmitting period of the corresponding message is reached; the state device sequentially checks whether the triggers give trigger signals or not, obtains data of corresponding messages after receiving the trigger signals and sends the data to the transmitting queue; and the arbitration module arbitrates whether the seven messages can directly occupy the antenna according to the working state of the XPDR. According to the utility mode</description><language>chi ; eng</language><subject>ELECTRIC COMMUNICATION TECHNIQUE ; ELECTRICITY ; TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><creationdate>2023</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20231027&DB=EPODOC&CC=CN&NR=219918944U$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25543,76293</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20231027&DB=EPODOC&CC=CN&NR=219918944U$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>MU TIEGANG</creatorcontrib><creatorcontrib>WANG XIQI</creatorcontrib><creatorcontrib>LU GUOBIN</creatorcontrib><creatorcontrib>HUANG FAN</creatorcontrib><title>ADSB-OUT emission time slot control chip based on FPGA</title><description>The utility model discloses a field programmable gate array (FPGA)-based ADSB-OUT emission time slot control chip, which is characterized in that internal resources of the FPGA are utilized to construct timers, triggers, a state device and an arbitration module, the seven different timers and triggers respectively carry out timing aiming at the emission period of one message, each timer carries out timing on the emission period of the message, and each timer carries out timing on the emission period of the message. The trigger sends a trigger signal to the state device when the transmitting period of the corresponding message is reached; the state device sequentially checks whether the triggers give trigger signals or not, obtains data of corresponding messages after receiving the trigger signals and sends the data to the transmitting queue; and the arbitration module arbitrates whether the seven messages can directly occupy the antenna according to the working state of the XPDR. According to the utility mode</description><subject>ELECTRIC COMMUNICATION TECHNIQUE</subject><subject>ELECTRICITY</subject><subject>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2023</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZDBzdAl20vUPDVFIzc0sLs7Mz1MoycxNVSjOyS9RSM7PKynKz1FIzsgsUEhKLE5NUQDKuwW4O_IwsKYl5hSn8kJpbgYlN9cQZw_d1IL8-NTigsTk1LzUknhnPyNDS0tDC0sTk9BQY6IUAQA5YizF</recordid><startdate>20231027</startdate><enddate>20231027</enddate><creator>MU TIEGANG</creator><creator>WANG XIQI</creator><creator>LU GUOBIN</creator><creator>HUANG FAN</creator><scope>EVB</scope></search><sort><creationdate>20231027</creationdate><title>ADSB-OUT emission time slot control chip based on FPGA</title><author>MU TIEGANG ; WANG XIQI ; LU GUOBIN ; HUANG FAN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN219918944UU3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2023</creationdate><topic>ELECTRIC COMMUNICATION TECHNIQUE</topic><topic>ELECTRICITY</topic><topic>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</topic><toplevel>online_resources</toplevel><creatorcontrib>MU TIEGANG</creatorcontrib><creatorcontrib>WANG XIQI</creatorcontrib><creatorcontrib>LU GUOBIN</creatorcontrib><creatorcontrib>HUANG FAN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>MU TIEGANG</au><au>WANG XIQI</au><au>LU GUOBIN</au><au>HUANG FAN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>ADSB-OUT emission time slot control chip based on FPGA</title><date>2023-10-27</date><risdate>2023</risdate><abstract>The utility model discloses a field programmable gate array (FPGA)-based ADSB-OUT emission time slot control chip, which is characterized in that internal resources of the FPGA are utilized to construct timers, triggers, a state device and an arbitration module, the seven different timers and triggers respectively carry out timing aiming at the emission period of one message, each timer carries out timing on the emission period of the message, and each timer carries out timing on the emission period of the message. The trigger sends a trigger signal to the state device when the transmitting period of the corresponding message is reached; the state device sequentially checks whether the triggers give trigger signals or not, obtains data of corresponding messages after receiving the trigger signals and sends the data to the transmitting queue; and the arbitration module arbitrates whether the seven messages can directly occupy the antenna according to the working state of the XPDR. According to the utility mode</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | chi ; eng |
recordid | cdi_epo_espacenet_CN219918944UU |
source | esp@cenet |
subjects | ELECTRIC COMMUNICATION TECHNIQUE ELECTRICITY TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION |
title | ADSB-OUT emission time slot control chip based on FPGA |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-27T03%3A11%3A58IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=MU%20TIEGANG&rft.date=2023-10-27&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN219918944UU%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |