SOI N-type integrated high-current combined semi-conductor device
The utility model provides an SOI (silicon-on-insulator) N-type integrated high-current semi-conductor combination device which can improve the current density. The combined semi-conductor device comprises a P-type substrate and a buried oxide layer arranged on the P-type substrate, wherein, a P-typ...
Gespeichert in:
Hauptverfasser: | , , , , |
---|---|
Format: | Patent |
Sprache: | chi ; eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | SUN WEIFENG SHI LONGXING QIAN QINSONG HUO CHANGLONG LU SHENGLI |
description | The utility model provides an SOI (silicon-on-insulator) N-type integrated high-current semi-conductor combination device which can improve the current density. The combined semi-conductor device comprises a P-type substrate and a buried oxide layer arranged on the P-type substrate, wherein, a P-type epilayer is arranged on the buried oxide layer and is divided into an area I and an area II; the area I comprises an N-type drift region, a P-type deep pit, an N-type buffering pit, a P-type leakage region, an N-type source region and a P-type body contact region, a field oxide layer and a gate oxide layer are arranged on the silicon surface, and a polysilicon gate is arranged on the gate oxide layer; and the area II comprises an N-type triode drift region, another P-type pit, an N-type triode buffering pit, a P-type emission region, an N-type base region, another N-type source region and another P-type body contact region, another field oxide layer and another gate oxide layer are arranged on the silicon surface |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN202076269UU</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN202076269UU</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN202076269UU3</originalsourceid><addsrcrecordid>eNrjZHAM9vdU8NMtqSxIVcjMK0lNL0osSU1RyMhMz9BNLi0qSs0rUUjOz03KzAOKFqfmZuom5-ellCaX5BcppKSWZSan8jCwpiXmFKfyQmluBiU31xBnD93Ugvz41OKCxOTUvNSSeGc_IwMjA3MzIzPL0FBjohQBADluMjw</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>SOI N-type integrated high-current combined semi-conductor device</title><source>esp@cenet</source><creator>SUN WEIFENG ; SHI LONGXING ; QIAN QINSONG ; HUO CHANGLONG ; LU SHENGLI</creator><creatorcontrib>SUN WEIFENG ; SHI LONGXING ; QIAN QINSONG ; HUO CHANGLONG ; LU SHENGLI</creatorcontrib><description>The utility model provides an SOI (silicon-on-insulator) N-type integrated high-current semi-conductor combination device which can improve the current density. The combined semi-conductor device comprises a P-type substrate and a buried oxide layer arranged on the P-type substrate, wherein, a P-type epilayer is arranged on the buried oxide layer and is divided into an area I and an area II; the area I comprises an N-type drift region, a P-type deep pit, an N-type buffering pit, a P-type leakage region, an N-type source region and a P-type body contact region, a field oxide layer and a gate oxide layer are arranged on the silicon surface, and a polysilicon gate is arranged on the gate oxide layer; and the area II comprises an N-type triode drift region, another P-type pit, an N-type triode buffering pit, a P-type emission region, an N-type base region, another N-type source region and another P-type body contact region, another field oxide layer and another gate oxide layer are arranged on the silicon surface</description><language>chi ; eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2011</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20111214&DB=EPODOC&CC=CN&NR=202076269U$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20111214&DB=EPODOC&CC=CN&NR=202076269U$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>SUN WEIFENG</creatorcontrib><creatorcontrib>SHI LONGXING</creatorcontrib><creatorcontrib>QIAN QINSONG</creatorcontrib><creatorcontrib>HUO CHANGLONG</creatorcontrib><creatorcontrib>LU SHENGLI</creatorcontrib><title>SOI N-type integrated high-current combined semi-conductor device</title><description>The utility model provides an SOI (silicon-on-insulator) N-type integrated high-current semi-conductor combination device which can improve the current density. The combined semi-conductor device comprises a P-type substrate and a buried oxide layer arranged on the P-type substrate, wherein, a P-type epilayer is arranged on the buried oxide layer and is divided into an area I and an area II; the area I comprises an N-type drift region, a P-type deep pit, an N-type buffering pit, a P-type leakage region, an N-type source region and a P-type body contact region, a field oxide layer and a gate oxide layer are arranged on the silicon surface, and a polysilicon gate is arranged on the gate oxide layer; and the area II comprises an N-type triode drift region, another P-type pit, an N-type triode buffering pit, a P-type emission region, an N-type base region, another N-type source region and another P-type body contact region, another field oxide layer and another gate oxide layer are arranged on the silicon surface</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2011</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZHAM9vdU8NMtqSxIVcjMK0lNL0osSU1RyMhMz9BNLi0qSs0rUUjOz03KzAOKFqfmZuom5-ellCaX5BcppKSWZSan8jCwpiXmFKfyQmluBiU31xBnD93Ugvz41OKCxOTUvNSSeGc_IwMjA3MzIzPL0FBjohQBADluMjw</recordid><startdate>20111214</startdate><enddate>20111214</enddate><creator>SUN WEIFENG</creator><creator>SHI LONGXING</creator><creator>QIAN QINSONG</creator><creator>HUO CHANGLONG</creator><creator>LU SHENGLI</creator><scope>EVB</scope></search><sort><creationdate>20111214</creationdate><title>SOI N-type integrated high-current combined semi-conductor device</title><author>SUN WEIFENG ; SHI LONGXING ; QIAN QINSONG ; HUO CHANGLONG ; LU SHENGLI</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN202076269UU3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2011</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>SUN WEIFENG</creatorcontrib><creatorcontrib>SHI LONGXING</creatorcontrib><creatorcontrib>QIAN QINSONG</creatorcontrib><creatorcontrib>HUO CHANGLONG</creatorcontrib><creatorcontrib>LU SHENGLI</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>SUN WEIFENG</au><au>SHI LONGXING</au><au>QIAN QINSONG</au><au>HUO CHANGLONG</au><au>LU SHENGLI</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>SOI N-type integrated high-current combined semi-conductor device</title><date>2011-12-14</date><risdate>2011</risdate><abstract>The utility model provides an SOI (silicon-on-insulator) N-type integrated high-current semi-conductor combination device which can improve the current density. The combined semi-conductor device comprises a P-type substrate and a buried oxide layer arranged on the P-type substrate, wherein, a P-type epilayer is arranged on the buried oxide layer and is divided into an area I and an area II; the area I comprises an N-type drift region, a P-type deep pit, an N-type buffering pit, a P-type leakage region, an N-type source region and a P-type body contact region, a field oxide layer and a gate oxide layer are arranged on the silicon surface, and a polysilicon gate is arranged on the gate oxide layer; and the area II comprises an N-type triode drift region, another P-type pit, an N-type triode buffering pit, a P-type emission region, an N-type base region, another N-type source region and another P-type body contact region, another field oxide layer and another gate oxide layer are arranged on the silicon surface</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | chi ; eng |
recordid | cdi_epo_espacenet_CN202076269UU |
source | esp@cenet |
subjects | BASIC ELECTRIC ELEMENTS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY SEMICONDUCTOR DEVICES |
title | SOI N-type integrated high-current combined semi-conductor device |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-06T08%3A41%3A38IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=SUN%20WEIFENG&rft.date=2011-12-14&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN202076269UU%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |