Semiconductor structure and forming method thereof

Self-aligned gate isolation/dicing techniques for multi-gate devices are disclosed herein. An example multi-gate device includes a first gate having a gate stack surrounding a semiconductor layer. The first gate is disposed between the first gate isolation wall and the second gate isolation wall. Th...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: ZHENG RONGJIAN, WANG ZHIHAO, JIANG GUOCHENG, ZHU XINING, CHEN GUANLIN
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator ZHENG RONGJIAN
WANG ZHIHAO
JIANG GUOCHENG
ZHU XINING
CHEN GUANLIN
description Self-aligned gate isolation/dicing techniques for multi-gate devices are disclosed herein. An example multi-gate device includes a first gate having a gate stack surrounding a semiconductor layer. The first gate is disposed between the first gate isolation wall and the second gate isolation wall. The gate stack has a gate dielectric and a gate electrode, the gate stack has a first sidewall and a second sidewall, and the first sidewall is formed by the gate dielectric and the gate electrode. A gate end cap is disposed on the first sidewall. A gate cap is disposed over the gate stack, and a portion of the gate dielectric is disposed between the gate electrode and the gate cap. A gate contact is disposed on the first gate. The gate contact extends over the first gate isolation wall and connects the first gate to the second gate. The embodiment of the invention also relates to a semiconductor structure and a forming method thereof. 本文公开了用于多栅极器件的自对准栅极隔离/切割技术。示例性多栅极器件包括具有围绕半导体层的栅极堆叠件的第一栅极。第一栅极设置在第一栅极隔离壁和第二栅极隔离壁之间。栅
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN118380436A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN118380436A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN118380436A3</originalsourceid><addsrcrecordid>eNrjZDAKTs3NTM7PSylNLskvUiguKQIySotSFRLzUhTS8otyM_PSFXJTSzLyUxRKMlKLUvPTeBhY0xJzilN5oTQ3g6Kba4izh25qQX58anFBYnJqXmpJvLOfoaGFsYWBibGZozExagAPrCyg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Semiconductor structure and forming method thereof</title><source>esp@cenet</source><creator>ZHENG RONGJIAN ; WANG ZHIHAO ; JIANG GUOCHENG ; ZHU XINING ; CHEN GUANLIN</creator><creatorcontrib>ZHENG RONGJIAN ; WANG ZHIHAO ; JIANG GUOCHENG ; ZHU XINING ; CHEN GUANLIN</creatorcontrib><description>Self-aligned gate isolation/dicing techniques for multi-gate devices are disclosed herein. An example multi-gate device includes a first gate having a gate stack surrounding a semiconductor layer. The first gate is disposed between the first gate isolation wall and the second gate isolation wall. The gate stack has a gate dielectric and a gate electrode, the gate stack has a first sidewall and a second sidewall, and the first sidewall is formed by the gate dielectric and the gate electrode. A gate end cap is disposed on the first sidewall. A gate cap is disposed over the gate stack, and a portion of the gate dielectric is disposed between the gate electrode and the gate cap. A gate contact is disposed on the first gate. The gate contact extends over the first gate isolation wall and connects the first gate to the second gate. The embodiment of the invention also relates to a semiconductor structure and a forming method thereof. 本文公开了用于多栅极器件的自对准栅极隔离/切割技术。示例性多栅极器件包括具有围绕半导体层的栅极堆叠件的第一栅极。第一栅极设置在第一栅极隔离壁和第二栅极隔离壁之间。栅</description><language>chi ; eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2024</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20240723&amp;DB=EPODOC&amp;CC=CN&amp;NR=118380436A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76289</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20240723&amp;DB=EPODOC&amp;CC=CN&amp;NR=118380436A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>ZHENG RONGJIAN</creatorcontrib><creatorcontrib>WANG ZHIHAO</creatorcontrib><creatorcontrib>JIANG GUOCHENG</creatorcontrib><creatorcontrib>ZHU XINING</creatorcontrib><creatorcontrib>CHEN GUANLIN</creatorcontrib><title>Semiconductor structure and forming method thereof</title><description>Self-aligned gate isolation/dicing techniques for multi-gate devices are disclosed herein. An example multi-gate device includes a first gate having a gate stack surrounding a semiconductor layer. The first gate is disposed between the first gate isolation wall and the second gate isolation wall. The gate stack has a gate dielectric and a gate electrode, the gate stack has a first sidewall and a second sidewall, and the first sidewall is formed by the gate dielectric and the gate electrode. A gate end cap is disposed on the first sidewall. A gate cap is disposed over the gate stack, and a portion of the gate dielectric is disposed between the gate electrode and the gate cap. A gate contact is disposed on the first gate. The gate contact extends over the first gate isolation wall and connects the first gate to the second gate. The embodiment of the invention also relates to a semiconductor structure and a forming method thereof. 本文公开了用于多栅极器件的自对准栅极隔离/切割技术。示例性多栅极器件包括具有围绕半导体层的栅极堆叠件的第一栅极。第一栅极设置在第一栅极隔离壁和第二栅极隔离壁之间。栅</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2024</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZDAKTs3NTM7PSylNLskvUiguKQIySotSFRLzUhTS8otyM_PSFXJTSzLyUxRKMlKLUvPTeBhY0xJzilN5oTQ3g6Kba4izh25qQX58anFBYnJqXmpJvLOfoaGFsYWBibGZozExagAPrCyg</recordid><startdate>20240723</startdate><enddate>20240723</enddate><creator>ZHENG RONGJIAN</creator><creator>WANG ZHIHAO</creator><creator>JIANG GUOCHENG</creator><creator>ZHU XINING</creator><creator>CHEN GUANLIN</creator><scope>EVB</scope></search><sort><creationdate>20240723</creationdate><title>Semiconductor structure and forming method thereof</title><author>ZHENG RONGJIAN ; WANG ZHIHAO ; JIANG GUOCHENG ; ZHU XINING ; CHEN GUANLIN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN118380436A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2024</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>ZHENG RONGJIAN</creatorcontrib><creatorcontrib>WANG ZHIHAO</creatorcontrib><creatorcontrib>JIANG GUOCHENG</creatorcontrib><creatorcontrib>ZHU XINING</creatorcontrib><creatorcontrib>CHEN GUANLIN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>ZHENG RONGJIAN</au><au>WANG ZHIHAO</au><au>JIANG GUOCHENG</au><au>ZHU XINING</au><au>CHEN GUANLIN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Semiconductor structure and forming method thereof</title><date>2024-07-23</date><risdate>2024</risdate><abstract>Self-aligned gate isolation/dicing techniques for multi-gate devices are disclosed herein. An example multi-gate device includes a first gate having a gate stack surrounding a semiconductor layer. The first gate is disposed between the first gate isolation wall and the second gate isolation wall. The gate stack has a gate dielectric and a gate electrode, the gate stack has a first sidewall and a second sidewall, and the first sidewall is formed by the gate dielectric and the gate electrode. A gate end cap is disposed on the first sidewall. A gate cap is disposed over the gate stack, and a portion of the gate dielectric is disposed between the gate electrode and the gate cap. A gate contact is disposed on the first gate. The gate contact extends over the first gate isolation wall and connects the first gate to the second gate. The embodiment of the invention also relates to a semiconductor structure and a forming method thereof. 本文公开了用于多栅极器件的自对准栅极隔离/切割技术。示例性多栅极器件包括具有围绕半导体层的栅极堆叠件的第一栅极。第一栅极设置在第一栅极隔离壁和第二栅极隔离壁之间。栅</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_CN118380436A
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title Semiconductor structure and forming method thereof
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-08T07%3A25%3A31IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=ZHENG%20RONGJIAN&rft.date=2024-07-23&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN118380436A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true