Package substrate structure and manufacturing method thereof

The invention provides a package substrate structure and a manufacturing method thereof. The method includes forming a pad on a first carrier plate; pasting a conductive block on the exposed part of the first bearing plate; forming a substrate comprising a dielectric layer, a circuit layer, a first...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: LAN ZHICHENG, YANG YONGQUAN
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator LAN ZHICHENG
YANG YONGQUAN
description The invention provides a package substrate structure and a manufacturing method thereof. The method includes forming a pad on a first carrier plate; pasting a conductive block on the exposed part of the first bearing plate; forming a substrate comprising a dielectric layer, a circuit layer, a first via hole and a second via hole on the first bearing plate; forming a connecting member including an insulating layer and a third via hole on the substrate; removing the conductive block and exposing the narrow end of the second via hole; and disposing a wafer on the second via. By means of the arrangement of the conductive blocks, the narrow ends of the second via holes are exposed subsequently, and the exposed narrow ends of the second via holes are connected with the wafer, so that the distance between the connecting ends is reduced. 本发明提供一种封装基板结构及其制造方法。方法包含形成接垫在第一承载板上;贴覆导电块在第一承载板的暴露部分上;形成包含介电层、线路层、第一导通孔及第二导通孔的基板在第一承载板上;形成包含绝缘层及第三导通孔的连接构件在基板上;移除导电块并暴露出第二导通孔的窄端;以及设置晶片在第二导通孔上。利用前述导电块的设置,而使后续暴露出第二导通孔的窄端,并利用暴露出第二导通孔的
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN117747436A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN117747436A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN117747436A3</originalsourceid><addsrcrecordid>eNrjZLAJSEzOTkxPVSguTSouKUosAbJKikqTS0qLUhUS81IUchPzStMSQfzMvHSF3NSSjPwUhZKM1KLU_DQeBta0xJziVF4ozc2g6OYa4uyhm1qQH59aXJCYnJqXWhLv7GdoaG5uYm5ibOZoTIwaADUjMII</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Package substrate structure and manufacturing method thereof</title><source>esp@cenet</source><creator>LAN ZHICHENG ; YANG YONGQUAN</creator><creatorcontrib>LAN ZHICHENG ; YANG YONGQUAN</creatorcontrib><description>The invention provides a package substrate structure and a manufacturing method thereof. The method includes forming a pad on a first carrier plate; pasting a conductive block on the exposed part of the first bearing plate; forming a substrate comprising a dielectric layer, a circuit layer, a first via hole and a second via hole on the first bearing plate; forming a connecting member including an insulating layer and a third via hole on the substrate; removing the conductive block and exposing the narrow end of the second via hole; and disposing a wafer on the second via. By means of the arrangement of the conductive blocks, the narrow ends of the second via holes are exposed subsequently, and the exposed narrow ends of the second via holes are connected with the wafer, so that the distance between the connecting ends is reduced. 本发明提供一种封装基板结构及其制造方法。方法包含形成接垫在第一承载板上;贴覆导电块在第一承载板的暴露部分上;形成包含介电层、线路层、第一导通孔及第二导通孔的基板在第一承载板上;形成包含绝缘层及第三导通孔的连接构件在基板上;移除导电块并暴露出第二导通孔的窄端;以及设置晶片在第二导通孔上。利用前述导电块的设置,而使后续暴露出第二导通孔的窄端,并利用暴露出第二导通孔的</description><language>chi ; eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2024</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20240322&amp;DB=EPODOC&amp;CC=CN&amp;NR=117747436A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76419</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20240322&amp;DB=EPODOC&amp;CC=CN&amp;NR=117747436A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>LAN ZHICHENG</creatorcontrib><creatorcontrib>YANG YONGQUAN</creatorcontrib><title>Package substrate structure and manufacturing method thereof</title><description>The invention provides a package substrate structure and a manufacturing method thereof. The method includes forming a pad on a first carrier plate; pasting a conductive block on the exposed part of the first bearing plate; forming a substrate comprising a dielectric layer, a circuit layer, a first via hole and a second via hole on the first bearing plate; forming a connecting member including an insulating layer and a third via hole on the substrate; removing the conductive block and exposing the narrow end of the second via hole; and disposing a wafer on the second via. By means of the arrangement of the conductive blocks, the narrow ends of the second via holes are exposed subsequently, and the exposed narrow ends of the second via holes are connected with the wafer, so that the distance between the connecting ends is reduced. 本发明提供一种封装基板结构及其制造方法。方法包含形成接垫在第一承载板上;贴覆导电块在第一承载板的暴露部分上;形成包含介电层、线路层、第一导通孔及第二导通孔的基板在第一承载板上;形成包含绝缘层及第三导通孔的连接构件在基板上;移除导电块并暴露出第二导通孔的窄端;以及设置晶片在第二导通孔上。利用前述导电块的设置,而使后续暴露出第二导通孔的窄端,并利用暴露出第二导通孔的</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2024</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLAJSEzOTkxPVSguTSouKUosAbJKikqTS0qLUhUS81IUchPzStMSQfzMvHSF3NSSjPwUhZKM1KLU_DQeBta0xJziVF4ozc2g6OYa4uyhm1qQH59aXJCYnJqXWhLv7GdoaG5uYm5ibOZoTIwaADUjMII</recordid><startdate>20240322</startdate><enddate>20240322</enddate><creator>LAN ZHICHENG</creator><creator>YANG YONGQUAN</creator><scope>EVB</scope></search><sort><creationdate>20240322</creationdate><title>Package substrate structure and manufacturing method thereof</title><author>LAN ZHICHENG ; YANG YONGQUAN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN117747436A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2024</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>LAN ZHICHENG</creatorcontrib><creatorcontrib>YANG YONGQUAN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>LAN ZHICHENG</au><au>YANG YONGQUAN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Package substrate structure and manufacturing method thereof</title><date>2024-03-22</date><risdate>2024</risdate><abstract>The invention provides a package substrate structure and a manufacturing method thereof. The method includes forming a pad on a first carrier plate; pasting a conductive block on the exposed part of the first bearing plate; forming a substrate comprising a dielectric layer, a circuit layer, a first via hole and a second via hole on the first bearing plate; forming a connecting member including an insulating layer and a third via hole on the substrate; removing the conductive block and exposing the narrow end of the second via hole; and disposing a wafer on the second via. By means of the arrangement of the conductive blocks, the narrow ends of the second via holes are exposed subsequently, and the exposed narrow ends of the second via holes are connected with the wafer, so that the distance between the connecting ends is reduced. 本发明提供一种封装基板结构及其制造方法。方法包含形成接垫在第一承载板上;贴覆导电块在第一承载板的暴露部分上;形成包含介电层、线路层、第一导通孔及第二导通孔的基板在第一承载板上;形成包含绝缘层及第三导通孔的连接构件在基板上;移除导电块并暴露出第二导通孔的窄端;以及设置晶片在第二导通孔上。利用前述导电块的设置,而使后续暴露出第二导通孔的窄端,并利用暴露出第二导通孔的</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_CN117747436A
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title Package substrate structure and manufacturing method thereof
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-07T22%3A29%3A23IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=LAN%20ZHICHENG&rft.date=2024-03-22&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN117747436A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true