Method and device for checking time sequence of interface of to-be-tested design and electronic equipment

The invention discloses an interface time sequence checking method and device of a to-be-tested design and electronic equipment, and belongs to the field of computers. The method comprises the following steps: a time sequence generator in target equipment acquires a time sequence-free signal; the ti...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: CHEN BIN, ZHOU CHUNYI, ZHENG DEPIN
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator CHEN BIN
ZHOU CHUNYI
ZHENG DEPIN
description The invention discloses an interface time sequence checking method and device of a to-be-tested design and electronic equipment, and belongs to the field of computers. The method comprises the following steps: a time sequence generator in target equipment acquires a time sequence-free signal; the time sequence generator obtains a first target time sequence signal based on the non-time sequence signal; the first target time sequence signal is a signal with a time sequence; the time sequence generator inputs the first target time sequence signal into a to-be-tested design; a time sequence checker in the target equipment receives a second target time sequence signal output by the to-be-tested design; and the time sequence checker checks the second target time sequence signal to obtain a time sequence check result of the to-be-tested design. 本申请公开了一种待测设计的接口时序检查方法、装置和电子设备,属于计算机领域。该方法包括:目标设备中的时序生成器获取无时序信号;所述时序生成器基于所述无时序信号,获取第一目标时序信号;所述第一目标时序信号为有时序的信号;所述时序生成器将所述第一目标时序信号输入待测设计;目标设备中的时序检查器接收所述待测设计输出的第二目标时序信号;所述时序检查器对所
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN117669441A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN117669441A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN117669441A3</originalsourceid><addsrcrecordid>eNqNjL0OgkAQhGksjPoO6wNccZFgLAnR2GhlT_CYg42wh9zq84s_D2A1mcx83zzhE7QNNVVSU40nO5API7kW7sbSkHIPirg_INMUPLEoRl99iwZzhVFExRuP3MjHhA5OxyDsaEJ56CG6TGa-6iJWv1wk68P-UhwNhlAiDpNSoGVxtnabZbs0tfnmn88L7FNAQg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Method and device for checking time sequence of interface of to-be-tested design and electronic equipment</title><source>esp@cenet</source><creator>CHEN BIN ; ZHOU CHUNYI ; ZHENG DEPIN</creator><creatorcontrib>CHEN BIN ; ZHOU CHUNYI ; ZHENG DEPIN</creatorcontrib><description>The invention discloses an interface time sequence checking method and device of a to-be-tested design and electronic equipment, and belongs to the field of computers. The method comprises the following steps: a time sequence generator in target equipment acquires a time sequence-free signal; the time sequence generator obtains a first target time sequence signal based on the non-time sequence signal; the first target time sequence signal is a signal with a time sequence; the time sequence generator inputs the first target time sequence signal into a to-be-tested design; a time sequence checker in the target equipment receives a second target time sequence signal output by the to-be-tested design; and the time sequence checker checks the second target time sequence signal to obtain a time sequence check result of the to-be-tested design. 本申请公开了一种待测设计的接口时序检查方法、装置和电子设备,属于计算机领域。该方法包括:目标设备中的时序生成器获取无时序信号;所述时序生成器基于所述无时序信号,获取第一目标时序信号;所述第一目标时序信号为有时序的信号;所述时序生成器将所述第一目标时序信号输入待测设计;目标设备中的时序检查器接收所述待测设计输出的第二目标时序信号;所述时序检查器对所</description><language>chi ; eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2024</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20240308&amp;DB=EPODOC&amp;CC=CN&amp;NR=117669441A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20240308&amp;DB=EPODOC&amp;CC=CN&amp;NR=117669441A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>CHEN BIN</creatorcontrib><creatorcontrib>ZHOU CHUNYI</creatorcontrib><creatorcontrib>ZHENG DEPIN</creatorcontrib><title>Method and device for checking time sequence of interface of to-be-tested design and electronic equipment</title><description>The invention discloses an interface time sequence checking method and device of a to-be-tested design and electronic equipment, and belongs to the field of computers. The method comprises the following steps: a time sequence generator in target equipment acquires a time sequence-free signal; the time sequence generator obtains a first target time sequence signal based on the non-time sequence signal; the first target time sequence signal is a signal with a time sequence; the time sequence generator inputs the first target time sequence signal into a to-be-tested design; a time sequence checker in the target equipment receives a second target time sequence signal output by the to-be-tested design; and the time sequence checker checks the second target time sequence signal to obtain a time sequence check result of the to-be-tested design. 本申请公开了一种待测设计的接口时序检查方法、装置和电子设备,属于计算机领域。该方法包括:目标设备中的时序生成器获取无时序信号;所述时序生成器基于所述无时序信号,获取第一目标时序信号;所述第一目标时序信号为有时序的信号;所述时序生成器将所述第一目标时序信号输入待测设计;目标设备中的时序检查器接收所述待测设计输出的第二目标时序信号;所述时序检查器对所</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2024</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjL0OgkAQhGksjPoO6wNccZFgLAnR2GhlT_CYg42wh9zq84s_D2A1mcx83zzhE7QNNVVSU40nO5API7kW7sbSkHIPirg_INMUPLEoRl99iwZzhVFExRuP3MjHhA5OxyDsaEJ56CG6TGa-6iJWv1wk68P-UhwNhlAiDpNSoGVxtnabZbs0tfnmn88L7FNAQg</recordid><startdate>20240308</startdate><enddate>20240308</enddate><creator>CHEN BIN</creator><creator>ZHOU CHUNYI</creator><creator>ZHENG DEPIN</creator><scope>EVB</scope></search><sort><creationdate>20240308</creationdate><title>Method and device for checking time sequence of interface of to-be-tested design and electronic equipment</title><author>CHEN BIN ; ZHOU CHUNYI ; ZHENG DEPIN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN117669441A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2024</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>CHEN BIN</creatorcontrib><creatorcontrib>ZHOU CHUNYI</creatorcontrib><creatorcontrib>ZHENG DEPIN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>CHEN BIN</au><au>ZHOU CHUNYI</au><au>ZHENG DEPIN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Method and device for checking time sequence of interface of to-be-tested design and electronic equipment</title><date>2024-03-08</date><risdate>2024</risdate><abstract>The invention discloses an interface time sequence checking method and device of a to-be-tested design and electronic equipment, and belongs to the field of computers. The method comprises the following steps: a time sequence generator in target equipment acquires a time sequence-free signal; the time sequence generator obtains a first target time sequence signal based on the non-time sequence signal; the first target time sequence signal is a signal with a time sequence; the time sequence generator inputs the first target time sequence signal into a to-be-tested design; a time sequence checker in the target equipment receives a second target time sequence signal output by the to-be-tested design; and the time sequence checker checks the second target time sequence signal to obtain a time sequence check result of the to-be-tested design. 本申请公开了一种待测设计的接口时序检查方法、装置和电子设备,属于计算机领域。该方法包括:目标设备中的时序生成器获取无时序信号;所述时序生成器基于所述无时序信号,获取第一目标时序信号;所述第一目标时序信号为有时序的信号;所述时序生成器将所述第一目标时序信号输入待测设计;目标设备中的时序检查器接收所述待测设计输出的第二目标时序信号;所述时序检查器对所</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_CN117669441A
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title Method and device for checking time sequence of interface of to-be-tested design and electronic equipment
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-25T19%3A16%3A27IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=CHEN%20BIN&rft.date=2024-03-08&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN117669441A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true