Memory with parallel main interface and test interface

The invention relates to a memory with parallel main and test interfaces. Memory dies may be configured with parallel interfaces that may individually (e.g., individually) support evaluation operations (e.g., before or as part of assembly) or access operations (e.g., after assembly into a multi-die...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: JOHNSON, JEFFREY, B, KEETH BRENT, NAKANO EIICHI, PAREKH KUNAL R, GRIFFIN AMY R
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator JOHNSON, JEFFREY, B
KEETH BRENT
NAKANO EIICHI
PAREKH KUNAL R
GRIFFIN AMY R
description The invention relates to a memory with parallel main and test interfaces. Memory dies may be configured with parallel interfaces that may individually (e.g., individually) support evaluation operations (e.g., before or as part of assembly) or access operations (e.g., after assembly into a multi-die stack). For example, a memory die may include a first set of one or more contacts that support communication of signaling with or via another memory die in a multi-die stack. The memory die may also include a second set of one or more contacts that support detection of pre-assembly evaluation, the second set of one or more contacts may be electrically isolated from the first set of contacts. By implementing such a parallel interface, evaluation operations may be performed using the second set of contacts without damaging the first set of contacts, which may improve the ability to support a multi-die stack in a memory device. 本申请涉及具有并行主接口及测试接口的存储器。存储器裸片可经配置有可个别地(例如,单独地)支持评估操作(例如,在组装成多裸片堆叠之前或作为所述组装的部分)或存取操作(例如,在组装成多裸
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN117637007A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN117637007A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN117637007A3</originalsourceid><addsrcrecordid>eNrjZDDzTc3NL6pUKM8syVAoSCxKzMlJzVHITczMU8jMK0ktSktMTlVIzEtRKEktLkEI8TCwpiXmFKfyQmluBkU31xBnD93Ugvz41OICoJK81JJ4Zz9DQ3MzY3MDA3NHY2LUAACWgy15</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Memory with parallel main interface and test interface</title><source>esp@cenet</source><creator>JOHNSON, JEFFREY, B ; KEETH BRENT ; NAKANO EIICHI ; PAREKH KUNAL R ; GRIFFIN AMY R</creator><creatorcontrib>JOHNSON, JEFFREY, B ; KEETH BRENT ; NAKANO EIICHI ; PAREKH KUNAL R ; GRIFFIN AMY R</creatorcontrib><description>The invention relates to a memory with parallel main and test interfaces. Memory dies may be configured with parallel interfaces that may individually (e.g., individually) support evaluation operations (e.g., before or as part of assembly) or access operations (e.g., after assembly into a multi-die stack). For example, a memory die may include a first set of one or more contacts that support communication of signaling with or via another memory die in a multi-die stack. The memory die may also include a second set of one or more contacts that support detection of pre-assembly evaluation, the second set of one or more contacts may be electrically isolated from the first set of contacts. By implementing such a parallel interface, evaluation operations may be performed using the second set of contacts without damaging the first set of contacts, which may improve the ability to support a multi-die stack in a memory device. 本申请涉及具有并行主接口及测试接口的存储器。存储器裸片可经配置有可个别地(例如,单独地)支持评估操作(例如,在组装成多裸片堆叠之前或作为所述组装的部分)或存取操作(例如,在组装成多裸</description><language>chi ; eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2024</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20240301&amp;DB=EPODOC&amp;CC=CN&amp;NR=117637007A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25543,76293</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20240301&amp;DB=EPODOC&amp;CC=CN&amp;NR=117637007A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>JOHNSON, JEFFREY, B</creatorcontrib><creatorcontrib>KEETH BRENT</creatorcontrib><creatorcontrib>NAKANO EIICHI</creatorcontrib><creatorcontrib>PAREKH KUNAL R</creatorcontrib><creatorcontrib>GRIFFIN AMY R</creatorcontrib><title>Memory with parallel main interface and test interface</title><description>The invention relates to a memory with parallel main and test interfaces. Memory dies may be configured with parallel interfaces that may individually (e.g., individually) support evaluation operations (e.g., before or as part of assembly) or access operations (e.g., after assembly into a multi-die stack). For example, a memory die may include a first set of one or more contacts that support communication of signaling with or via another memory die in a multi-die stack. The memory die may also include a second set of one or more contacts that support detection of pre-assembly evaluation, the second set of one or more contacts may be electrically isolated from the first set of contacts. By implementing such a parallel interface, evaluation operations may be performed using the second set of contacts without damaging the first set of contacts, which may improve the ability to support a multi-die stack in a memory device. 本申请涉及具有并行主接口及测试接口的存储器。存储器裸片可经配置有可个别地(例如,单独地)支持评估操作(例如,在组装成多裸片堆叠之前或作为所述组装的部分)或存取操作(例如,在组装成多裸</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2024</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZDDzTc3NL6pUKM8syVAoSCxKzMlJzVHITczMU8jMK0ktSktMTlVIzEtRKEktLkEI8TCwpiXmFKfyQmluBkU31xBnD93Ugvz41OICoJK81JJ4Zz9DQ3MzY3MDA3NHY2LUAACWgy15</recordid><startdate>20240301</startdate><enddate>20240301</enddate><creator>JOHNSON, JEFFREY, B</creator><creator>KEETH BRENT</creator><creator>NAKANO EIICHI</creator><creator>PAREKH KUNAL R</creator><creator>GRIFFIN AMY R</creator><scope>EVB</scope></search><sort><creationdate>20240301</creationdate><title>Memory with parallel main interface and test interface</title><author>JOHNSON, JEFFREY, B ; KEETH BRENT ; NAKANO EIICHI ; PAREKH KUNAL R ; GRIFFIN AMY R</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN117637007A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2024</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>JOHNSON, JEFFREY, B</creatorcontrib><creatorcontrib>KEETH BRENT</creatorcontrib><creatorcontrib>NAKANO EIICHI</creatorcontrib><creatorcontrib>PAREKH KUNAL R</creatorcontrib><creatorcontrib>GRIFFIN AMY R</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>JOHNSON, JEFFREY, B</au><au>KEETH BRENT</au><au>NAKANO EIICHI</au><au>PAREKH KUNAL R</au><au>GRIFFIN AMY R</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Memory with parallel main interface and test interface</title><date>2024-03-01</date><risdate>2024</risdate><abstract>The invention relates to a memory with parallel main and test interfaces. Memory dies may be configured with parallel interfaces that may individually (e.g., individually) support evaluation operations (e.g., before or as part of assembly) or access operations (e.g., after assembly into a multi-die stack). For example, a memory die may include a first set of one or more contacts that support communication of signaling with or via another memory die in a multi-die stack. The memory die may also include a second set of one or more contacts that support detection of pre-assembly evaluation, the second set of one or more contacts may be electrically isolated from the first set of contacts. By implementing such a parallel interface, evaluation operations may be performed using the second set of contacts without damaging the first set of contacts, which may improve the ability to support a multi-die stack in a memory device. 本申请涉及具有并行主接口及测试接口的存储器。存储器裸片可经配置有可个别地(例如,单独地)支持评估操作(例如,在组装成多裸片堆叠之前或作为所述组装的部分)或存取操作(例如,在组装成多裸</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_CN117637007A
source esp@cenet
subjects INFORMATION STORAGE
PHYSICS
STATIC STORES
title Memory with parallel main interface and test interface
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-25T18%3A56%3A12IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=JOHNSON,%20JEFFREY,%20B&rft.date=2024-03-01&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN117637007A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true