Digital transmitter with 50-LO signed phase mapper
A digitally controlled segmented RF power transmitter has a digital processing section (2) and an RF power amplification section (3) having a plurality of segments (122). The digital processing section (2) has: a clock generation block (5) arranged to generate n equal-phase clock signals (fLO, x50%;...
Gespeichert in:
Hauptverfasser: | , , , , , |
---|---|
Format: | Patent |
Sprache: | chi ; eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | ULF DIEUWIT PETER NICOLAAS SHEN YIYU BAKEMIRZA MOHAMMAD REZA DE VED, LEONARDUS, CORNELIS, NICOLAAS MORTEZA ALAVI, SYED BUTZMANN ROBERT JAN |
description | A digitally controlled segmented RF power transmitter has a digital processing section (2) and an RF power amplification section (3) having a plurality of segments (122). The digital processing section (2) has: a clock generation block (5) arranged to generate n equal-phase clock signals (fLO, x50%; cx); and a sign bit phase mapper unit (11) arranged to receive n equal-phase clock signals (fLO, x50%; cx) and a symbol signal (SignI, SignQ; 2), and outputting m phase-mapped clock signals (CLKy, 50%; 2) having a 50% duty cycle using a predetermined phase-switching scheme, and outputting m phase-mapped clock signals (CLKy, 50%; cy), m < = n. Each of the plurality of segments (122) includes a logic circuit (12) that receives m phase-mapped clock signals (CLKy, 50%; cy) and arranged to provide respective segment drive signals having a duty cycle z of less than 50%.
数字控制分段RF功率发射器具有数字处理部分(2)和RF功率放大部分(3),该RF功率放大部分(3)具有多个段(122)。数字处理部分(2)具有:时钟生成块(5),被布置为生成具有50%占空比的n个等相时钟信号(fLO,x_50%;Cx);以及符号位相位映射器单元(11),被布置为接收n个等相时钟信号(f |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN117099312A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN117099312A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN117099312A3</originalsourceid><addsrcrecordid>eNrjZDByyUzPLEnMUSgpSswrzs0sKUktUijPLMlQMDXQ9fFXKM5Mz0tNUSjISCxOVchNLChILeJhYE1LzClO5YXS3AyKbq4hzh66qQX58anFBYnJqXmpJfHOfoaG5gaWlsaGRo7GxKgBAHpOK08</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Digital transmitter with 50-LO signed phase mapper</title><source>esp@cenet</source><creator>ULF DIEUWIT PETER NICOLAAS ; SHEN YIYU ; BAKEMIRZA MOHAMMAD REZA ; DE VED, LEONARDUS, CORNELIS, NICOLAAS ; MORTEZA ALAVI, SYED ; BUTZMANN ROBERT JAN</creator><creatorcontrib>ULF DIEUWIT PETER NICOLAAS ; SHEN YIYU ; BAKEMIRZA MOHAMMAD REZA ; DE VED, LEONARDUS, CORNELIS, NICOLAAS ; MORTEZA ALAVI, SYED ; BUTZMANN ROBERT JAN</creatorcontrib><description>A digitally controlled segmented RF power transmitter has a digital processing section (2) and an RF power amplification section (3) having a plurality of segments (122). The digital processing section (2) has: a clock generation block (5) arranged to generate n equal-phase clock signals (fLO, x50%; cx); and a sign bit phase mapper unit (11) arranged to receive n equal-phase clock signals (fLO, x50%; cx) and a symbol signal (SignI, SignQ; 2), and outputting m phase-mapped clock signals (CLKy, 50%; 2) having a 50% duty cycle using a predetermined phase-switching scheme, and outputting m phase-mapped clock signals (CLKy, 50%; cy), m < = n. Each of the plurality of segments (122) includes a logic circuit (12) that receives m phase-mapped clock signals (CLKy, 50%; cy) and arranged to provide respective segment drive signals having a duty cycle z of less than 50%.
数字控制分段RF功率发射器具有数字处理部分(2)和RF功率放大部分(3),该RF功率放大部分(3)具有多个段(122)。数字处理部分(2)具有:时钟生成块(5),被布置为生成具有50%占空比的n个等相时钟信号(fLO,x_50%;Cx);以及符号位相位映射器单元(11),被布置为接收n个等相时钟信号(f</description><language>chi ; eng</language><subject>ELECTRIC COMMUNICATION TECHNIQUE ; ELECTRICITY ; TRANSMISSION</subject><creationdate>2023</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20231121&DB=EPODOC&CC=CN&NR=117099312A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25563,76318</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20231121&DB=EPODOC&CC=CN&NR=117099312A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>ULF DIEUWIT PETER NICOLAAS</creatorcontrib><creatorcontrib>SHEN YIYU</creatorcontrib><creatorcontrib>BAKEMIRZA MOHAMMAD REZA</creatorcontrib><creatorcontrib>DE VED, LEONARDUS, CORNELIS, NICOLAAS</creatorcontrib><creatorcontrib>MORTEZA ALAVI, SYED</creatorcontrib><creatorcontrib>BUTZMANN ROBERT JAN</creatorcontrib><title>Digital transmitter with 50-LO signed phase mapper</title><description>A digitally controlled segmented RF power transmitter has a digital processing section (2) and an RF power amplification section (3) having a plurality of segments (122). The digital processing section (2) has: a clock generation block (5) arranged to generate n equal-phase clock signals (fLO, x50%; cx); and a sign bit phase mapper unit (11) arranged to receive n equal-phase clock signals (fLO, x50%; cx) and a symbol signal (SignI, SignQ; 2), and outputting m phase-mapped clock signals (CLKy, 50%; 2) having a 50% duty cycle using a predetermined phase-switching scheme, and outputting m phase-mapped clock signals (CLKy, 50%; cy), m < = n. Each of the plurality of segments (122) includes a logic circuit (12) that receives m phase-mapped clock signals (CLKy, 50%; cy) and arranged to provide respective segment drive signals having a duty cycle z of less than 50%.
数字控制分段RF功率发射器具有数字处理部分(2)和RF功率放大部分(3),该RF功率放大部分(3)具有多个段(122)。数字处理部分(2)具有:时钟生成块(5),被布置为生成具有50%占空比的n个等相时钟信号(fLO,x_50%;Cx);以及符号位相位映射器单元(11),被布置为接收n个等相时钟信号(f</description><subject>ELECTRIC COMMUNICATION TECHNIQUE</subject><subject>ELECTRICITY</subject><subject>TRANSMISSION</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2023</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZDByyUzPLEnMUSgpSswrzs0sKUktUijPLMlQMDXQ9fFXKM5Mz0tNUSjISCxOVchNLChILeJhYE1LzClO5YXS3AyKbq4hzh66qQX58anFBYnJqXmpJfHOfoaG5gaWlsaGRo7GxKgBAHpOK08</recordid><startdate>20231121</startdate><enddate>20231121</enddate><creator>ULF DIEUWIT PETER NICOLAAS</creator><creator>SHEN YIYU</creator><creator>BAKEMIRZA MOHAMMAD REZA</creator><creator>DE VED, LEONARDUS, CORNELIS, NICOLAAS</creator><creator>MORTEZA ALAVI, SYED</creator><creator>BUTZMANN ROBERT JAN</creator><scope>EVB</scope></search><sort><creationdate>20231121</creationdate><title>Digital transmitter with 50-LO signed phase mapper</title><author>ULF DIEUWIT PETER NICOLAAS ; SHEN YIYU ; BAKEMIRZA MOHAMMAD REZA ; DE VED, LEONARDUS, CORNELIS, NICOLAAS ; MORTEZA ALAVI, SYED ; BUTZMANN ROBERT JAN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN117099312A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2023</creationdate><topic>ELECTRIC COMMUNICATION TECHNIQUE</topic><topic>ELECTRICITY</topic><topic>TRANSMISSION</topic><toplevel>online_resources</toplevel><creatorcontrib>ULF DIEUWIT PETER NICOLAAS</creatorcontrib><creatorcontrib>SHEN YIYU</creatorcontrib><creatorcontrib>BAKEMIRZA MOHAMMAD REZA</creatorcontrib><creatorcontrib>DE VED, LEONARDUS, CORNELIS, NICOLAAS</creatorcontrib><creatorcontrib>MORTEZA ALAVI, SYED</creatorcontrib><creatorcontrib>BUTZMANN ROBERT JAN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>ULF DIEUWIT PETER NICOLAAS</au><au>SHEN YIYU</au><au>BAKEMIRZA MOHAMMAD REZA</au><au>DE VED, LEONARDUS, CORNELIS, NICOLAAS</au><au>MORTEZA ALAVI, SYED</au><au>BUTZMANN ROBERT JAN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Digital transmitter with 50-LO signed phase mapper</title><date>2023-11-21</date><risdate>2023</risdate><abstract>A digitally controlled segmented RF power transmitter has a digital processing section (2) and an RF power amplification section (3) having a plurality of segments (122). The digital processing section (2) has: a clock generation block (5) arranged to generate n equal-phase clock signals (fLO, x50%; cx); and a sign bit phase mapper unit (11) arranged to receive n equal-phase clock signals (fLO, x50%; cx) and a symbol signal (SignI, SignQ; 2), and outputting m phase-mapped clock signals (CLKy, 50%; 2) having a 50% duty cycle using a predetermined phase-switching scheme, and outputting m phase-mapped clock signals (CLKy, 50%; cy), m < = n. Each of the plurality of segments (122) includes a logic circuit (12) that receives m phase-mapped clock signals (CLKy, 50%; cy) and arranged to provide respective segment drive signals having a duty cycle z of less than 50%.
数字控制分段RF功率发射器具有数字处理部分(2)和RF功率放大部分(3),该RF功率放大部分(3)具有多个段(122)。数字处理部分(2)具有:时钟生成块(5),被布置为生成具有50%占空比的n个等相时钟信号(fLO,x_50%;Cx);以及符号位相位映射器单元(11),被布置为接收n个等相时钟信号(f</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | chi ; eng |
recordid | cdi_epo_espacenet_CN117099312A |
source | esp@cenet |
subjects | ELECTRIC COMMUNICATION TECHNIQUE ELECTRICITY TRANSMISSION |
title | Digital transmitter with 50-LO signed phase mapper |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-12T16%3A36%3A41IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=ULF%20DIEUWIT%20PETER%20NICOLAAS&rft.date=2023-11-21&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN117099312A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |