Dual-channel high-speed data acquisition device based on FPGA (Field Programmable Gate Array) processor and acquisition method thereof
The invention provides a dual-channel high-speed data acquisition device and method based on an FPGA processor, and the device comprises a first sampling channel, a second sampling channel, a high-speed AD sampling circuit, the FPGA processor, an STM32 controller, a display screen, a pulse transmitt...
Gespeichert in:
Hauptverfasser: | , , , , |
---|---|
Format: | Patent |
Sprache: | chi ; eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | YI JUNLI XIONG RUILU WANG GUANGJUN WANG MENGWEI ZHANG SIWEI |
description | The invention provides a dual-channel high-speed data acquisition device and method based on an FPGA processor, and the device comprises a first sampling channel, a second sampling channel, a high-speed AD sampling circuit, the FPGA processor, an STM32 controller, a display screen, a pulse transmitting port, a memory, and a power module which provides a power supply for each part of the device. The sampling channel comprises an SMA input interface, a single-ended to differential circuit, a numerical control amplifier and a fully differential amplifier. A clock and a channel of the high-speed AD sampling circuit are controlled to be switched through the FPGA processor, data are primarily processed through an internal dual-port RAM, and the processed data are stored in an external memory. And the STM32 controller reads the data in the memory for secondary processing, and displays the data of the two channels on a screen. The sampling device has the advantages that by switching the clock and the sampling channel |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN116700093A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN116700093A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN116700093A3</originalsourceid><addsrcrecordid>eNqNjLEKwjAURbs4iPoPz02HQktBcSxq6yQO7uU1uTWBNKlJKvgDfrcOLm5Ol8M53GnyOoxsUqHYWhhS-qbSMACSJEcmFvdRBx21syTx0ALUcvjYD1eXuqRVpWEkXby7ee57bg2o5ggqvefnmgbvBEJwntjKn7seUTlJUcHDdfNk0rEJWHx3liyr43V_SjG4BmFgAYvY7M95vtlmWbYryuKf5g1DH0oy</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Dual-channel high-speed data acquisition device based on FPGA (Field Programmable Gate Array) processor and acquisition method thereof</title><source>esp@cenet</source><creator>YI JUNLI ; XIONG RUILU ; WANG GUANGJUN ; WANG MENGWEI ; ZHANG SIWEI</creator><creatorcontrib>YI JUNLI ; XIONG RUILU ; WANG GUANGJUN ; WANG MENGWEI ; ZHANG SIWEI</creatorcontrib><description>The invention provides a dual-channel high-speed data acquisition device and method based on an FPGA processor, and the device comprises a first sampling channel, a second sampling channel, a high-speed AD sampling circuit, the FPGA processor, an STM32 controller, a display screen, a pulse transmitting port, a memory, and a power module which provides a power supply for each part of the device. The sampling channel comprises an SMA input interface, a single-ended to differential circuit, a numerical control amplifier and a fully differential amplifier. A clock and a channel of the high-speed AD sampling circuit are controlled to be switched through the FPGA processor, data are primarily processed through an internal dual-port RAM, and the processed data are stored in an external memory. And the STM32 controller reads the data in the memory for secondary processing, and displays the data of the two channels on a screen. The sampling device has the advantages that by switching the clock and the sampling channel</description><language>chi ; eng</language><subject>CONTROL OR REGULATING SYSTEMS IN GENERAL ; CONTROLLING ; FUNCTIONAL ELEMENTS OF SUCH SYSTEMS ; MONITORING OR TESTING ARRANGEMENTS FOR SUCH SYSTEMS ORELEMENTS ; PHYSICS ; REGULATING</subject><creationdate>2023</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20230905&DB=EPODOC&CC=CN&NR=116700093A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25544,76293</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20230905&DB=EPODOC&CC=CN&NR=116700093A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>YI JUNLI</creatorcontrib><creatorcontrib>XIONG RUILU</creatorcontrib><creatorcontrib>WANG GUANGJUN</creatorcontrib><creatorcontrib>WANG MENGWEI</creatorcontrib><creatorcontrib>ZHANG SIWEI</creatorcontrib><title>Dual-channel high-speed data acquisition device based on FPGA (Field Programmable Gate Array) processor and acquisition method thereof</title><description>The invention provides a dual-channel high-speed data acquisition device and method based on an FPGA processor, and the device comprises a first sampling channel, a second sampling channel, a high-speed AD sampling circuit, the FPGA processor, an STM32 controller, a display screen, a pulse transmitting port, a memory, and a power module which provides a power supply for each part of the device. The sampling channel comprises an SMA input interface, a single-ended to differential circuit, a numerical control amplifier and a fully differential amplifier. A clock and a channel of the high-speed AD sampling circuit are controlled to be switched through the FPGA processor, data are primarily processed through an internal dual-port RAM, and the processed data are stored in an external memory. And the STM32 controller reads the data in the memory for secondary processing, and displays the data of the two channels on a screen. The sampling device has the advantages that by switching the clock and the sampling channel</description><subject>CONTROL OR REGULATING SYSTEMS IN GENERAL</subject><subject>CONTROLLING</subject><subject>FUNCTIONAL ELEMENTS OF SUCH SYSTEMS</subject><subject>MONITORING OR TESTING ARRANGEMENTS FOR SUCH SYSTEMS ORELEMENTS</subject><subject>PHYSICS</subject><subject>REGULATING</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2023</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjLEKwjAURbs4iPoPz02HQktBcSxq6yQO7uU1uTWBNKlJKvgDfrcOLm5Ol8M53GnyOoxsUqHYWhhS-qbSMACSJEcmFvdRBx21syTx0ALUcvjYD1eXuqRVpWEkXby7ee57bg2o5ggqvefnmgbvBEJwntjKn7seUTlJUcHDdfNk0rEJWHx3liyr43V_SjG4BmFgAYvY7M95vtlmWbYryuKf5g1DH0oy</recordid><startdate>20230905</startdate><enddate>20230905</enddate><creator>YI JUNLI</creator><creator>XIONG RUILU</creator><creator>WANG GUANGJUN</creator><creator>WANG MENGWEI</creator><creator>ZHANG SIWEI</creator><scope>EVB</scope></search><sort><creationdate>20230905</creationdate><title>Dual-channel high-speed data acquisition device based on FPGA (Field Programmable Gate Array) processor and acquisition method thereof</title><author>YI JUNLI ; XIONG RUILU ; WANG GUANGJUN ; WANG MENGWEI ; ZHANG SIWEI</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN116700093A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2023</creationdate><topic>CONTROL OR REGULATING SYSTEMS IN GENERAL</topic><topic>CONTROLLING</topic><topic>FUNCTIONAL ELEMENTS OF SUCH SYSTEMS</topic><topic>MONITORING OR TESTING ARRANGEMENTS FOR SUCH SYSTEMS ORELEMENTS</topic><topic>PHYSICS</topic><topic>REGULATING</topic><toplevel>online_resources</toplevel><creatorcontrib>YI JUNLI</creatorcontrib><creatorcontrib>XIONG RUILU</creatorcontrib><creatorcontrib>WANG GUANGJUN</creatorcontrib><creatorcontrib>WANG MENGWEI</creatorcontrib><creatorcontrib>ZHANG SIWEI</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>YI JUNLI</au><au>XIONG RUILU</au><au>WANG GUANGJUN</au><au>WANG MENGWEI</au><au>ZHANG SIWEI</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Dual-channel high-speed data acquisition device based on FPGA (Field Programmable Gate Array) processor and acquisition method thereof</title><date>2023-09-05</date><risdate>2023</risdate><abstract>The invention provides a dual-channel high-speed data acquisition device and method based on an FPGA processor, and the device comprises a first sampling channel, a second sampling channel, a high-speed AD sampling circuit, the FPGA processor, an STM32 controller, a display screen, a pulse transmitting port, a memory, and a power module which provides a power supply for each part of the device. The sampling channel comprises an SMA input interface, a single-ended to differential circuit, a numerical control amplifier and a fully differential amplifier. A clock and a channel of the high-speed AD sampling circuit are controlled to be switched through the FPGA processor, data are primarily processed through an internal dual-port RAM, and the processed data are stored in an external memory. And the STM32 controller reads the data in the memory for secondary processing, and displays the data of the two channels on a screen. The sampling device has the advantages that by switching the clock and the sampling channel</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | chi ; eng |
recordid | cdi_epo_espacenet_CN116700093A |
source | esp@cenet |
subjects | CONTROL OR REGULATING SYSTEMS IN GENERAL CONTROLLING FUNCTIONAL ELEMENTS OF SUCH SYSTEMS MONITORING OR TESTING ARRANGEMENTS FOR SUCH SYSTEMS ORELEMENTS PHYSICS REGULATING |
title | Dual-channel high-speed data acquisition device based on FPGA (Field Programmable Gate Array) processor and acquisition method thereof |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-27T23%3A06%3A17IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=YI%20JUNLI&rft.date=2023-09-05&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN116700093A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |