Fault testing method and circuit

The invention provides a method and a circuit for testing faults. The invention provides a circuit for testing faults of an integrated clock gating (ICG) unit, and the circuit comprises a trigger, an input clock signal of the trigger is the output of the ICG unit, wherein the flip-flop receives an i...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
1. Verfasser: RAJANARAYANAN, RAGHURAMAN
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator RAJANARAYANAN, RAGHURAMAN
description The invention provides a method and a circuit for testing faults. The invention provides a circuit for testing faults of an integrated clock gating (ICG) unit, and the circuit comprises a trigger, an input clock signal of the trigger is the output of the ICG unit, wherein the flip-flop receives an inverted phase of an output of the flip-flop as an input data signal and determines, based on the output of the flip-flop, whether an enable network of the ICG unit has a fixed at zero fault. According to the embodiment of the invention, the fault test of the enabling network of the ICG can be completed, and the jump fault test can be completed by means of the ICG unit. 本发明提供测试故障的方法及电路。其中本发明提供的一种测试集成时钟门控(ICG)单元的故障的电路,该电路包括:触发器,其中该触发器的输入时钟信号是该ICG单元的输出,其中该触发器接收该触发器的输出的反相作为输入数据信号并基于该触发器的输出确定该ICG单元的使能网络是否具有固定在0故障。本发明实施例可完成对ICG的使能网络的故障测试及可借助ICG单元完成跳变故障测试。
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN116643155A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN116643155A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN116643155A3</originalsourceid><addsrcrecordid>eNrjZFBwSyzNKVEoSS0uycxLV8hNLcnIT1FIzEtRSM4sSi7NLOFhYE1LzClO5YXS3AyKbq4hzh66qQX58anFBYnJqXmpJfHOfoaGZmYmxoampo7GxKgBAEllJSg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Fault testing method and circuit</title><source>esp@cenet</source><creator>RAJANARAYANAN, RAGHURAMAN</creator><creatorcontrib>RAJANARAYANAN, RAGHURAMAN</creatorcontrib><description>The invention provides a method and a circuit for testing faults. The invention provides a circuit for testing faults of an integrated clock gating (ICG) unit, and the circuit comprises a trigger, an input clock signal of the trigger is the output of the ICG unit, wherein the flip-flop receives an inverted phase of an output of the flip-flop as an input data signal and determines, based on the output of the flip-flop, whether an enable network of the ICG unit has a fixed at zero fault. According to the embodiment of the invention, the fault test of the enabling network of the ICG can be completed, and the jump fault test can be completed by means of the ICG unit. 本发明提供测试故障的方法及电路。其中本发明提供的一种测试集成时钟门控(ICG)单元的故障的电路,该电路包括:触发器,其中该触发器的输入时钟信号是该ICG单元的输出,其中该触发器接收该触发器的输出的反相作为输入数据信号并基于该触发器的输出确定该ICG单元的使能网络是否具有固定在0故障。本发明实施例可完成对ICG的使能网络的故障测试及可借助ICG单元完成跳变故障测试。</description><language>chi ; eng</language><subject>MEASURING ; MEASURING ELECTRIC VARIABLES ; MEASURING MAGNETIC VARIABLES ; PHYSICS ; TESTING</subject><creationdate>2023</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230825&amp;DB=EPODOC&amp;CC=CN&amp;NR=116643155A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230825&amp;DB=EPODOC&amp;CC=CN&amp;NR=116643155A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>RAJANARAYANAN, RAGHURAMAN</creatorcontrib><title>Fault testing method and circuit</title><description>The invention provides a method and a circuit for testing faults. The invention provides a circuit for testing faults of an integrated clock gating (ICG) unit, and the circuit comprises a trigger, an input clock signal of the trigger is the output of the ICG unit, wherein the flip-flop receives an inverted phase of an output of the flip-flop as an input data signal and determines, based on the output of the flip-flop, whether an enable network of the ICG unit has a fixed at zero fault. According to the embodiment of the invention, the fault test of the enabling network of the ICG can be completed, and the jump fault test can be completed by means of the ICG unit. 本发明提供测试故障的方法及电路。其中本发明提供的一种测试集成时钟门控(ICG)单元的故障的电路,该电路包括:触发器,其中该触发器的输入时钟信号是该ICG单元的输出,其中该触发器接收该触发器的输出的反相作为输入数据信号并基于该触发器的输出确定该ICG单元的使能网络是否具有固定在0故障。本发明实施例可完成对ICG的使能网络的故障测试及可借助ICG单元完成跳变故障测试。</description><subject>MEASURING</subject><subject>MEASURING ELECTRIC VARIABLES</subject><subject>MEASURING MAGNETIC VARIABLES</subject><subject>PHYSICS</subject><subject>TESTING</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2023</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZFBwSyzNKVEoSS0uycxLV8hNLcnIT1FIzEtRSM4sSi7NLOFhYE1LzClO5YXS3AyKbq4hzh66qQX58anFBYnJqXmpJfHOfoaGZmYmxoampo7GxKgBAEllJSg</recordid><startdate>20230825</startdate><enddate>20230825</enddate><creator>RAJANARAYANAN, RAGHURAMAN</creator><scope>EVB</scope></search><sort><creationdate>20230825</creationdate><title>Fault testing method and circuit</title><author>RAJANARAYANAN, RAGHURAMAN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN116643155A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2023</creationdate><topic>MEASURING</topic><topic>MEASURING ELECTRIC VARIABLES</topic><topic>MEASURING MAGNETIC VARIABLES</topic><topic>PHYSICS</topic><topic>TESTING</topic><toplevel>online_resources</toplevel><creatorcontrib>RAJANARAYANAN, RAGHURAMAN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>RAJANARAYANAN, RAGHURAMAN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Fault testing method and circuit</title><date>2023-08-25</date><risdate>2023</risdate><abstract>The invention provides a method and a circuit for testing faults. The invention provides a circuit for testing faults of an integrated clock gating (ICG) unit, and the circuit comprises a trigger, an input clock signal of the trigger is the output of the ICG unit, wherein the flip-flop receives an inverted phase of an output of the flip-flop as an input data signal and determines, based on the output of the flip-flop, whether an enable network of the ICG unit has a fixed at zero fault. According to the embodiment of the invention, the fault test of the enabling network of the ICG can be completed, and the jump fault test can be completed by means of the ICG unit. 本发明提供测试故障的方法及电路。其中本发明提供的一种测试集成时钟门控(ICG)单元的故障的电路,该电路包括:触发器,其中该触发器的输入时钟信号是该ICG单元的输出,其中该触发器接收该触发器的输出的反相作为输入数据信号并基于该触发器的输出确定该ICG单元的使能网络是否具有固定在0故障。本发明实施例可完成对ICG的使能网络的故障测试及可借助ICG单元完成跳变故障测试。</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_CN116643155A
source esp@cenet
subjects MEASURING
MEASURING ELECTRIC VARIABLES
MEASURING MAGNETIC VARIABLES
PHYSICS
TESTING
title Fault testing method and circuit
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-07T09%3A28%3A27IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=RAJANARAYANAN,%20RAGHURAMAN&rft.date=2023-08-25&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN116643155A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true