Resource occupancy rate optimization method of FPGA convolution accelerator

The invention belongs to the technical field of hardware accelerators, and discloses a resource occupancy rate optimization method of an FPGA (Field Programmable Gate Array) convolution accelerator, which comprises the following steps of: firstly, carrying out configurable logic block level optimiza...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: XU QICAN, MA YANHUA, SONG ZERUI, CHEN CONGCONG
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator XU QICAN
MA YANHUA
SONG ZERUI
CHEN CONGCONG
description The invention belongs to the technical field of hardware accelerators, and discloses a resource occupancy rate optimization method of an FPGA (Field Programmable Gate Array) convolution accelerator, which comprises the following steps of: firstly, carrying out configurable logic block level optimization on two aspects of a lookup table and a carry chain aiming at a radix-4booth multiplier in the convolution accelerator so as to reduce LUT (Look Up Table) resource required for realizing a single multiplier; then, a method for merging partial products is designed according to the optimized multiplier, and multiplication and addition are carried out by neglecting an intermediate result, so that LUT resources are further saved. Compared with a traditional method, the performance of the method is equivalent to that of a design using an approximate multiplier on the premise of no precision loss. And meanwhile, the requirement of deploying a large number of convolution processing units on the FPGA under the conditio
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN116126283A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN116126283A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN116126283A3</originalsourceid><addsrcrecordid>eNrjZPAOSi3OLy1KTlXIT04uLUjMS65UKEosAXILSjJzM6sSSzLz8xRyU0sy8lMU8tMU3ALcHRWS8_PK8nNKwVKJycmpOalALflFPAysaYk5xam8UJqbQdHNNcTZQze1ID8-tbggMTk1L7Uk3tnP0NDM0MjMyMLY0ZgYNQCO5TXH</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Resource occupancy rate optimization method of FPGA convolution accelerator</title><source>esp@cenet</source><creator>XU QICAN ; MA YANHUA ; SONG ZERUI ; CHEN CONGCONG</creator><creatorcontrib>XU QICAN ; MA YANHUA ; SONG ZERUI ; CHEN CONGCONG</creatorcontrib><description>The invention belongs to the technical field of hardware accelerators, and discloses a resource occupancy rate optimization method of an FPGA (Field Programmable Gate Array) convolution accelerator, which comprises the following steps of: firstly, carrying out configurable logic block level optimization on two aspects of a lookup table and a carry chain aiming at a radix-4booth multiplier in the convolution accelerator so as to reduce LUT (Look Up Table) resource required for realizing a single multiplier; then, a method for merging partial products is designed according to the optimized multiplier, and multiplication and addition are carried out by neglecting an intermediate result, so that LUT resources are further saved. Compared with a traditional method, the performance of the method is equivalent to that of a design using an approximate multiplier on the premise of no precision loss. And meanwhile, the requirement of deploying a large number of convolution processing units on the FPGA under the conditio</description><language>chi ; eng</language><subject>CALCULATING ; COMPUTER SYSTEMS BASED ON SPECIFIC COMPUTATIONAL MODELS ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2023</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230516&amp;DB=EPODOC&amp;CC=CN&amp;NR=116126283A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,778,883,25551,76302</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230516&amp;DB=EPODOC&amp;CC=CN&amp;NR=116126283A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>XU QICAN</creatorcontrib><creatorcontrib>MA YANHUA</creatorcontrib><creatorcontrib>SONG ZERUI</creatorcontrib><creatorcontrib>CHEN CONGCONG</creatorcontrib><title>Resource occupancy rate optimization method of FPGA convolution accelerator</title><description>The invention belongs to the technical field of hardware accelerators, and discloses a resource occupancy rate optimization method of an FPGA (Field Programmable Gate Array) convolution accelerator, which comprises the following steps of: firstly, carrying out configurable logic block level optimization on two aspects of a lookup table and a carry chain aiming at a radix-4booth multiplier in the convolution accelerator so as to reduce LUT (Look Up Table) resource required for realizing a single multiplier; then, a method for merging partial products is designed according to the optimized multiplier, and multiplication and addition are carried out by neglecting an intermediate result, so that LUT resources are further saved. Compared with a traditional method, the performance of the method is equivalent to that of a design using an approximate multiplier on the premise of no precision loss. And meanwhile, the requirement of deploying a large number of convolution processing units on the FPGA under the conditio</description><subject>CALCULATING</subject><subject>COMPUTER SYSTEMS BASED ON SPECIFIC COMPUTATIONAL MODELS</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2023</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZPAOSi3OLy1KTlXIT04uLUjMS65UKEosAXILSjJzM6sSSzLz8xRyU0sy8lMU8tMU3ALcHRWS8_PK8nNKwVKJycmpOalALflFPAysaYk5xam8UJqbQdHNNcTZQze1ID8-tbggMTk1L7Uk3tnP0NDM0MjMyMLY0ZgYNQCO5TXH</recordid><startdate>20230516</startdate><enddate>20230516</enddate><creator>XU QICAN</creator><creator>MA YANHUA</creator><creator>SONG ZERUI</creator><creator>CHEN CONGCONG</creator><scope>EVB</scope></search><sort><creationdate>20230516</creationdate><title>Resource occupancy rate optimization method of FPGA convolution accelerator</title><author>XU QICAN ; MA YANHUA ; SONG ZERUI ; CHEN CONGCONG</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN116126283A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2023</creationdate><topic>CALCULATING</topic><topic>COMPUTER SYSTEMS BASED ON SPECIFIC COMPUTATIONAL MODELS</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>XU QICAN</creatorcontrib><creatorcontrib>MA YANHUA</creatorcontrib><creatorcontrib>SONG ZERUI</creatorcontrib><creatorcontrib>CHEN CONGCONG</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>XU QICAN</au><au>MA YANHUA</au><au>SONG ZERUI</au><au>CHEN CONGCONG</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Resource occupancy rate optimization method of FPGA convolution accelerator</title><date>2023-05-16</date><risdate>2023</risdate><abstract>The invention belongs to the technical field of hardware accelerators, and discloses a resource occupancy rate optimization method of an FPGA (Field Programmable Gate Array) convolution accelerator, which comprises the following steps of: firstly, carrying out configurable logic block level optimization on two aspects of a lookup table and a carry chain aiming at a radix-4booth multiplier in the convolution accelerator so as to reduce LUT (Look Up Table) resource required for realizing a single multiplier; then, a method for merging partial products is designed according to the optimized multiplier, and multiplication and addition are carried out by neglecting an intermediate result, so that LUT resources are further saved. Compared with a traditional method, the performance of the method is equivalent to that of a design using an approximate multiplier on the premise of no precision loss. And meanwhile, the requirement of deploying a large number of convolution processing units on the FPGA under the conditio</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_CN116126283A
source esp@cenet
subjects CALCULATING
COMPUTER SYSTEMS BASED ON SPECIFIC COMPUTATIONAL MODELS
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title Resource occupancy rate optimization method of FPGA convolution accelerator
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-16T04%3A48%3A59IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=XU%20QICAN&rft.date=2023-05-16&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN116126283A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true