Internal clock signaling
The invention relates to internal clock signaling. A method includes selecting a particular R/B # pin among a plurality of ready/busy pins R/B # associated with a respective memory die among a plurality of memory dies of a memory device. The method further includes receiving, by at least one memory...
Gespeichert in:
Hauptverfasser: | , , |
---|---|
Format: | Patent |
Sprache: | chi ; eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | YORIO BERTRAND YU LIANG PILOLLI LUIGI |
description | The invention relates to internal clock signaling. A method includes selecting a particular R/B # pin among a plurality of ready/busy pins R/B # associated with a respective memory die among a plurality of memory dies of a memory device. The method further includes receiving, by at least one memory die among the plurality of memory dies, signaling indicating performance of a memory access while the particular R/B # pin is set to be low; and initiating an internal timing signal after receiving the signaling indicating execution of the memory access, where the internal timing signal is associated with a timing of operations performed by the plurality of memory dies.
本申请涉及内部时钟信令。一种方法包含在与存储器装置的多个存储器裸片当中的相应存储器裸片相关联的多个就绪/忙碌引脚R/B#当中选择特定的R/B#引脚。所述方法进一步包含在所述特定的R/B#引脚被设定为低的同时,通过所述多个存储器裸片当中的至少一个存储器裸片来接收指示存储器存取的执行的信令;以及在接收到指示所述存储器存取的执行的所述信令之后,起始内部定时信号,其中所述内部定时信号与由所述多个存储器裸片执行的操作的时序相关联。 |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN115762604A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN115762604A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN115762604A3</originalsourceid><addsrcrecordid>eNrjZJDwzCtJLcpLzFFIzslPzlYozkwHcjLz0nkYWNMSc4pTeaE0N4Oim2uIs4duakF-fGpxQWJyal5qSbyzn6GhqbmZkZmBiaMxMWoA9MwiRA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Internal clock signaling</title><source>esp@cenet</source><creator>YORIO BERTRAND ; YU LIANG ; PILOLLI LUIGI</creator><creatorcontrib>YORIO BERTRAND ; YU LIANG ; PILOLLI LUIGI</creatorcontrib><description>The invention relates to internal clock signaling. A method includes selecting a particular R/B # pin among a plurality of ready/busy pins R/B # associated with a respective memory die among a plurality of memory dies of a memory device. The method further includes receiving, by at least one memory die among the plurality of memory dies, signaling indicating performance of a memory access while the particular R/B # pin is set to be low; and initiating an internal timing signal after receiving the signaling indicating execution of the memory access, where the internal timing signal is associated with a timing of operations performed by the plurality of memory dies.
本申请涉及内部时钟信令。一种方法包含在与存储器装置的多个存储器裸片当中的相应存储器裸片相关联的多个就绪/忙碌引脚R/B#当中选择特定的R/B#引脚。所述方法进一步包含在所述特定的R/B#引脚被设定为低的同时,通过所述多个存储器裸片当中的至少一个存储器裸片来接收指示存储器存取的执行的信令;以及在接收到指示所述存储器存取的执行的所述信令之后,起始内部定时信号,其中所述内部定时信号与由所述多个存储器裸片执行的操作的时序相关联。</description><language>chi ; eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2023</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20230307&DB=EPODOC&CC=CN&NR=115762604A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25543,76293</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20230307&DB=EPODOC&CC=CN&NR=115762604A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>YORIO BERTRAND</creatorcontrib><creatorcontrib>YU LIANG</creatorcontrib><creatorcontrib>PILOLLI LUIGI</creatorcontrib><title>Internal clock signaling</title><description>The invention relates to internal clock signaling. A method includes selecting a particular R/B # pin among a plurality of ready/busy pins R/B # associated with a respective memory die among a plurality of memory dies of a memory device. The method further includes receiving, by at least one memory die among the plurality of memory dies, signaling indicating performance of a memory access while the particular R/B # pin is set to be low; and initiating an internal timing signal after receiving the signaling indicating execution of the memory access, where the internal timing signal is associated with a timing of operations performed by the plurality of memory dies.
本申请涉及内部时钟信令。一种方法包含在与存储器装置的多个存储器裸片当中的相应存储器裸片相关联的多个就绪/忙碌引脚R/B#当中选择特定的R/B#引脚。所述方法进一步包含在所述特定的R/B#引脚被设定为低的同时,通过所述多个存储器裸片当中的至少一个存储器裸片来接收指示存储器存取的执行的信令;以及在接收到指示所述存储器存取的执行的所述信令之后,起始内部定时信号,其中所述内部定时信号与由所述多个存储器裸片执行的操作的时序相关联。</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2023</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZJDwzCtJLcpLzFFIzslPzlYozkwHcjLz0nkYWNMSc4pTeaE0N4Oim2uIs4duakF-fGpxQWJyal5qSbyzn6GhqbmZkZmBiaMxMWoA9MwiRA</recordid><startdate>20230307</startdate><enddate>20230307</enddate><creator>YORIO BERTRAND</creator><creator>YU LIANG</creator><creator>PILOLLI LUIGI</creator><scope>EVB</scope></search><sort><creationdate>20230307</creationdate><title>Internal clock signaling</title><author>YORIO BERTRAND ; YU LIANG ; PILOLLI LUIGI</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN115762604A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2023</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>YORIO BERTRAND</creatorcontrib><creatorcontrib>YU LIANG</creatorcontrib><creatorcontrib>PILOLLI LUIGI</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>YORIO BERTRAND</au><au>YU LIANG</au><au>PILOLLI LUIGI</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Internal clock signaling</title><date>2023-03-07</date><risdate>2023</risdate><abstract>The invention relates to internal clock signaling. A method includes selecting a particular R/B # pin among a plurality of ready/busy pins R/B # associated with a respective memory die among a plurality of memory dies of a memory device. The method further includes receiving, by at least one memory die among the plurality of memory dies, signaling indicating performance of a memory access while the particular R/B # pin is set to be low; and initiating an internal timing signal after receiving the signaling indicating execution of the memory access, where the internal timing signal is associated with a timing of operations performed by the plurality of memory dies.
本申请涉及内部时钟信令。一种方法包含在与存储器装置的多个存储器裸片当中的相应存储器裸片相关联的多个就绪/忙碌引脚R/B#当中选择特定的R/B#引脚。所述方法进一步包含在所述特定的R/B#引脚被设定为低的同时,通过所述多个存储器裸片当中的至少一个存储器裸片来接收指示存储器存取的执行的信令;以及在接收到指示所述存储器存取的执行的所述信令之后,起始内部定时信号,其中所述内部定时信号与由所述多个存储器裸片执行的操作的时序相关联。</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | chi ; eng |
recordid | cdi_epo_espacenet_CN115762604A |
source | esp@cenet |
subjects | INFORMATION STORAGE PHYSICS STATIC STORES |
title | Internal clock signaling |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-23T14%3A08%3A45IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=YORIO%20BERTRAND&rft.date=2023-03-07&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN115762604A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |