Chip packaging method and chip packaging structure

The invention provides a chip packaging method and a chip packaging structure, and relates to the field of semiconductor packaging. The chip packaging method is used for packaging a wafer and a substrate, one surface of the wafer is provided with a plurality of conductive bulge structures, one surfa...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: WANG LEI, PENG YU, CHEN ZHUANLING, PAN GUOTING, DAI YIYUAN, SHI YAN
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator WANG LEI
PENG YU
CHEN ZHUANLING
PAN GUOTING
DAI YIYUAN
SHI YAN
description The invention provides a chip packaging method and a chip packaging structure, and relates to the field of semiconductor packaging. The chip packaging method is used for packaging a wafer and a substrate, one surface of the wafer is provided with a plurality of conductive bulge structures, one surface of the substrate is provided with welding pads corresponding to the plurality of conductive bulge structures, and the chip packaging method comprises the following steps: arranging conductive salient points on the plurality of welding pads of the substrate; arranging a conductive layer at one end, far away from the wafer, of each conductive bulge structure of the wafer; the conductive layer in the wafer and the corresponding conductive salient points on the substrate are welded to form the chip packaging structure, and in the chip packaging structure, the distance between the substrate and the wafer is larger than or equal to the preset distance, so that the spacing distance between the wafer and the substrate a
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN115148614A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN115148614A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN115148614A3</originalsourceid><addsrcrecordid>eNrjZDByzsgsUChITM5OTM_MS1fITS3JyE9RSMxLUUhGlSkuKSpNLiktSuVhYE1LzClO5YXS3AyKbq4hzh66qQX58anFQB2peakl8c5-hoamhiYWZoYmjsbEqAEAsm4r7g</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Chip packaging method and chip packaging structure</title><source>esp@cenet</source><creator>WANG LEI ; PENG YU ; CHEN ZHUANLING ; PAN GUOTING ; DAI YIYUAN ; SHI YAN</creator><creatorcontrib>WANG LEI ; PENG YU ; CHEN ZHUANLING ; PAN GUOTING ; DAI YIYUAN ; SHI YAN</creatorcontrib><description>The invention provides a chip packaging method and a chip packaging structure, and relates to the field of semiconductor packaging. The chip packaging method is used for packaging a wafer and a substrate, one surface of the wafer is provided with a plurality of conductive bulge structures, one surface of the substrate is provided with welding pads corresponding to the plurality of conductive bulge structures, and the chip packaging method comprises the following steps: arranging conductive salient points on the plurality of welding pads of the substrate; arranging a conductive layer at one end, far away from the wafer, of each conductive bulge structure of the wafer; the conductive layer in the wafer and the corresponding conductive salient points on the substrate are welded to form the chip packaging structure, and in the chip packaging structure, the distance between the substrate and the wafer is larger than or equal to the preset distance, so that the spacing distance between the wafer and the substrate a</description><language>chi ; eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2022</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20221004&amp;DB=EPODOC&amp;CC=CN&amp;NR=115148614A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20221004&amp;DB=EPODOC&amp;CC=CN&amp;NR=115148614A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>WANG LEI</creatorcontrib><creatorcontrib>PENG YU</creatorcontrib><creatorcontrib>CHEN ZHUANLING</creatorcontrib><creatorcontrib>PAN GUOTING</creatorcontrib><creatorcontrib>DAI YIYUAN</creatorcontrib><creatorcontrib>SHI YAN</creatorcontrib><title>Chip packaging method and chip packaging structure</title><description>The invention provides a chip packaging method and a chip packaging structure, and relates to the field of semiconductor packaging. The chip packaging method is used for packaging a wafer and a substrate, one surface of the wafer is provided with a plurality of conductive bulge structures, one surface of the substrate is provided with welding pads corresponding to the plurality of conductive bulge structures, and the chip packaging method comprises the following steps: arranging conductive salient points on the plurality of welding pads of the substrate; arranging a conductive layer at one end, far away from the wafer, of each conductive bulge structure of the wafer; the conductive layer in the wafer and the corresponding conductive salient points on the substrate are welded to form the chip packaging structure, and in the chip packaging structure, the distance between the substrate and the wafer is larger than or equal to the preset distance, so that the spacing distance between the wafer and the substrate a</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2022</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZDByzsgsUChITM5OTM_MS1fITS3JyE9RSMxLUUhGlSkuKSpNLiktSuVhYE1LzClO5YXS3AyKbq4hzh66qQX58anFQB2peakl8c5-hoamhiYWZoYmjsbEqAEAsm4r7g</recordid><startdate>20221004</startdate><enddate>20221004</enddate><creator>WANG LEI</creator><creator>PENG YU</creator><creator>CHEN ZHUANLING</creator><creator>PAN GUOTING</creator><creator>DAI YIYUAN</creator><creator>SHI YAN</creator><scope>EVB</scope></search><sort><creationdate>20221004</creationdate><title>Chip packaging method and chip packaging structure</title><author>WANG LEI ; PENG YU ; CHEN ZHUANLING ; PAN GUOTING ; DAI YIYUAN ; SHI YAN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN115148614A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2022</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>WANG LEI</creatorcontrib><creatorcontrib>PENG YU</creatorcontrib><creatorcontrib>CHEN ZHUANLING</creatorcontrib><creatorcontrib>PAN GUOTING</creatorcontrib><creatorcontrib>DAI YIYUAN</creatorcontrib><creatorcontrib>SHI YAN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>WANG LEI</au><au>PENG YU</au><au>CHEN ZHUANLING</au><au>PAN GUOTING</au><au>DAI YIYUAN</au><au>SHI YAN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Chip packaging method and chip packaging structure</title><date>2022-10-04</date><risdate>2022</risdate><abstract>The invention provides a chip packaging method and a chip packaging structure, and relates to the field of semiconductor packaging. The chip packaging method is used for packaging a wafer and a substrate, one surface of the wafer is provided with a plurality of conductive bulge structures, one surface of the substrate is provided with welding pads corresponding to the plurality of conductive bulge structures, and the chip packaging method comprises the following steps: arranging conductive salient points on the plurality of welding pads of the substrate; arranging a conductive layer at one end, far away from the wafer, of each conductive bulge structure of the wafer; the conductive layer in the wafer and the corresponding conductive salient points on the substrate are welded to form the chip packaging structure, and in the chip packaging structure, the distance between the substrate and the wafer is larger than or equal to the preset distance, so that the spacing distance between the wafer and the substrate a</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_CN115148614A
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title Chip packaging method and chip packaging structure
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-24T23%3A54%3A26IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=WANG%20LEI&rft.date=2022-10-04&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN115148614A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true