Novel digital gate integrated circuit structure
The invention discloses a novel digital gate integrated circuit structure, and relates to a microelectronic technology and a semiconductor technology. The vertical MOS transistor is composed of at least two vertical MOS transistors which are arranged in parallel, each vertical MOS transistor compris...
Gespeichert in:
Hauptverfasser: | , , , , , , , , , , |
---|---|
Format: | Patent |
Sprache: | chi ; eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | LI YAOSEN LIN FAN NIE RUIHONG PENG CHENXI ZENG XIANGHE HU ZHAOXI LIAO YONGBO LI PING TANG RUIFENG FENG KE ZOU JIARUI |
description | The invention discloses a novel digital gate integrated circuit structure, and relates to a microelectronic technology and a semiconductor technology. The vertical MOS transistor is composed of at least two vertical MOS transistors which are arranged in parallel, each vertical MOS transistor comprises a drain region, a drift region, a channel region and a source region which are sequentially overlapped, a gate medium region surrounds the channel region, each vertical MOS transistor comprises at least one MOS transistor series connection group, and the MOS transistor series connection group is composed of a PMOS transistor and an NMOS transistor which are connected in series in the circuit relation; in the spatial structure relation, the PMOS transistors and the NMOS transistors in the same MOS transistor series group share the same gate electrode region; a drain region and a source region of the PMOS transistor are p + semiconductors, a drift region is a p-semiconductor, and a channel region is an n + semicon |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN114242790A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN114242790A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN114242790A3</originalsourceid><addsrcrecordid>eNrjZND3yy9LzVFIyUzPLEnMUUhPLElVyMwrSU0vArJSFJIzi5JLM0sUikuKSpNLSotSeRhY0xJzilN5oTQ3g6Kba4izh25qQX58anFBYnJqXmpJvLOfoaGJkYmRuaWBozExagBLVStA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Novel digital gate integrated circuit structure</title><source>esp@cenet</source><creator>LI YAOSEN ; LIN FAN ; NIE RUIHONG ; PENG CHENXI ; ZENG XIANGHE ; HU ZHAOXI ; LIAO YONGBO ; LI PING ; TANG RUIFENG ; FENG KE ; ZOU JIARUI</creator><creatorcontrib>LI YAOSEN ; LIN FAN ; NIE RUIHONG ; PENG CHENXI ; ZENG XIANGHE ; HU ZHAOXI ; LIAO YONGBO ; LI PING ; TANG RUIFENG ; FENG KE ; ZOU JIARUI</creatorcontrib><description>The invention discloses a novel digital gate integrated circuit structure, and relates to a microelectronic technology and a semiconductor technology. The vertical MOS transistor is composed of at least two vertical MOS transistors which are arranged in parallel, each vertical MOS transistor comprises a drain region, a drift region, a channel region and a source region which are sequentially overlapped, a gate medium region surrounds the channel region, each vertical MOS transistor comprises at least one MOS transistor series connection group, and the MOS transistor series connection group is composed of a PMOS transistor and an NMOS transistor which are connected in series in the circuit relation; in the spatial structure relation, the PMOS transistors and the NMOS transistors in the same MOS transistor series group share the same gate electrode region; a drain region and a source region of the PMOS transistor are p + semiconductors, a drift region is a p-semiconductor, and a channel region is an n + semicon</description><language>chi ; eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2022</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20220325&DB=EPODOC&CC=CN&NR=114242790A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76289</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20220325&DB=EPODOC&CC=CN&NR=114242790A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>LI YAOSEN</creatorcontrib><creatorcontrib>LIN FAN</creatorcontrib><creatorcontrib>NIE RUIHONG</creatorcontrib><creatorcontrib>PENG CHENXI</creatorcontrib><creatorcontrib>ZENG XIANGHE</creatorcontrib><creatorcontrib>HU ZHAOXI</creatorcontrib><creatorcontrib>LIAO YONGBO</creatorcontrib><creatorcontrib>LI PING</creatorcontrib><creatorcontrib>TANG RUIFENG</creatorcontrib><creatorcontrib>FENG KE</creatorcontrib><creatorcontrib>ZOU JIARUI</creatorcontrib><title>Novel digital gate integrated circuit structure</title><description>The invention discloses a novel digital gate integrated circuit structure, and relates to a microelectronic technology and a semiconductor technology. The vertical MOS transistor is composed of at least two vertical MOS transistors which are arranged in parallel, each vertical MOS transistor comprises a drain region, a drift region, a channel region and a source region which are sequentially overlapped, a gate medium region surrounds the channel region, each vertical MOS transistor comprises at least one MOS transistor series connection group, and the MOS transistor series connection group is composed of a PMOS transistor and an NMOS transistor which are connected in series in the circuit relation; in the spatial structure relation, the PMOS transistors and the NMOS transistors in the same MOS transistor series group share the same gate electrode region; a drain region and a source region of the PMOS transistor are p + semiconductors, a drift region is a p-semiconductor, and a channel region is an n + semicon</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2022</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZND3yy9LzVFIyUzPLEnMUUhPLElVyMwrSU0vArJSFJIzi5JLM0sUikuKSpNLSotSeRhY0xJzilN5oTQ3g6Kba4izh25qQX58anFBYnJqXmpJvLOfoaGJkYmRuaWBozExagBLVStA</recordid><startdate>20220325</startdate><enddate>20220325</enddate><creator>LI YAOSEN</creator><creator>LIN FAN</creator><creator>NIE RUIHONG</creator><creator>PENG CHENXI</creator><creator>ZENG XIANGHE</creator><creator>HU ZHAOXI</creator><creator>LIAO YONGBO</creator><creator>LI PING</creator><creator>TANG RUIFENG</creator><creator>FENG KE</creator><creator>ZOU JIARUI</creator><scope>EVB</scope></search><sort><creationdate>20220325</creationdate><title>Novel digital gate integrated circuit structure</title><author>LI YAOSEN ; LIN FAN ; NIE RUIHONG ; PENG CHENXI ; ZENG XIANGHE ; HU ZHAOXI ; LIAO YONGBO ; LI PING ; TANG RUIFENG ; FENG KE ; ZOU JIARUI</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN114242790A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2022</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>LI YAOSEN</creatorcontrib><creatorcontrib>LIN FAN</creatorcontrib><creatorcontrib>NIE RUIHONG</creatorcontrib><creatorcontrib>PENG CHENXI</creatorcontrib><creatorcontrib>ZENG XIANGHE</creatorcontrib><creatorcontrib>HU ZHAOXI</creatorcontrib><creatorcontrib>LIAO YONGBO</creatorcontrib><creatorcontrib>LI PING</creatorcontrib><creatorcontrib>TANG RUIFENG</creatorcontrib><creatorcontrib>FENG KE</creatorcontrib><creatorcontrib>ZOU JIARUI</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>LI YAOSEN</au><au>LIN FAN</au><au>NIE RUIHONG</au><au>PENG CHENXI</au><au>ZENG XIANGHE</au><au>HU ZHAOXI</au><au>LIAO YONGBO</au><au>LI PING</au><au>TANG RUIFENG</au><au>FENG KE</au><au>ZOU JIARUI</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Novel digital gate integrated circuit structure</title><date>2022-03-25</date><risdate>2022</risdate><abstract>The invention discloses a novel digital gate integrated circuit structure, and relates to a microelectronic technology and a semiconductor technology. The vertical MOS transistor is composed of at least two vertical MOS transistors which are arranged in parallel, each vertical MOS transistor comprises a drain region, a drift region, a channel region and a source region which are sequentially overlapped, a gate medium region surrounds the channel region, each vertical MOS transistor comprises at least one MOS transistor series connection group, and the MOS transistor series connection group is composed of a PMOS transistor and an NMOS transistor which are connected in series in the circuit relation; in the spatial structure relation, the PMOS transistors and the NMOS transistors in the same MOS transistor series group share the same gate electrode region; a drain region and a source region of the PMOS transistor are p + semiconductors, a drift region is a p-semiconductor, and a channel region is an n + semicon</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | chi ; eng |
recordid | cdi_epo_espacenet_CN114242790A |
source | esp@cenet |
subjects | BASIC ELECTRIC ELEMENTS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY SEMICONDUCTOR DEVICES |
title | Novel digital gate integrated circuit structure |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-05T10%3A01%3A47IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=LI%20YAOSEN&rft.date=2022-03-25&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN114242790A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |