Multi-chip package and manufacture method thereof

A multi-chip package and a manufacturing method thereof are disclosed. The multi-chip package includes: an interposer including a dielectric body, a plurality of semiconductor bodies separated by the dielectric body, a through via which penetrates through the dielectric body, and a wiring structure...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: LUO YUANTING, WU SHENGCAI, LIN YUMIN, HUANG XINYI, NI ZIXUAN, CHEN ZHAORONG, LIN ANGYING
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator LUO YUANTING
WU SHENGCAI
LIN YUMIN
HUANG XINYI
NI ZIXUAN
CHEN ZHAORONG
LIN ANGYING
description A multi-chip package and a manufacturing method thereof are disclosed. The multi-chip package includes: an interposer including a dielectric body, a plurality of semiconductor bodies separated by the dielectric body, a through via which penetrates through the dielectric body, and a wiring structure located in each of the plurality of semiconductor bodies; a plurality of semiconductor chips located side by side on a first surface of the interposer and electrically connected to the wiring structure; an encapsulant located on the first surface of the interposer and encapsulating at least a portion of the plurality of semiconductor chips; and a redistribution circuit structure located on a second surface of the interposer opposite to the first surface of the interposer and electrically connected to the plurality of semiconductor chips through the through via. 本发明公开一种多芯片封装件及其制造方法。多芯片封装件包括:中介层,包括介电主体、被所述介电主体隔开的多个半导体主体、贯穿所述介电主体的贯穿通路以及位于所述多个半导体主体中的每一者中的布线结构;多个半导体芯片,并排地位于所述中介层的第一表面上且电连接至所述布线结构;包封体,位于所述中介层的所述第一表面上且包封所述
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN113571496A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN113571496A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN113571496A3</originalsourceid><addsrcrecordid>eNrjZDD0Lc0pydRNzsgsUChITM5OTE9VSMxLUchNzCtNS0wuKS1KVchNLcnIT1EoyUgtSs1P42FgTUvMKU7lhdLcDIpuriHOHrqpBfnxqcVAQ1LzUkvinf0MDY1NzQ1NLM0cjYlRAwCKESum</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Multi-chip package and manufacture method thereof</title><source>esp@cenet</source><creator>LUO YUANTING ; WU SHENGCAI ; LIN YUMIN ; HUANG XINYI ; NI ZIXUAN ; CHEN ZHAORONG ; LIN ANGYING</creator><creatorcontrib>LUO YUANTING ; WU SHENGCAI ; LIN YUMIN ; HUANG XINYI ; NI ZIXUAN ; CHEN ZHAORONG ; LIN ANGYING</creatorcontrib><description>A multi-chip package and a manufacturing method thereof are disclosed. The multi-chip package includes: an interposer including a dielectric body, a plurality of semiconductor bodies separated by the dielectric body, a through via which penetrates through the dielectric body, and a wiring structure located in each of the plurality of semiconductor bodies; a plurality of semiconductor chips located side by side on a first surface of the interposer and electrically connected to the wiring structure; an encapsulant located on the first surface of the interposer and encapsulating at least a portion of the plurality of semiconductor chips; and a redistribution circuit structure located on a second surface of the interposer opposite to the first surface of the interposer and electrically connected to the plurality of semiconductor chips through the through via. 本发明公开一种多芯片封装件及其制造方法。多芯片封装件包括:中介层,包括介电主体、被所述介电主体隔开的多个半导体主体、贯穿所述介电主体的贯穿通路以及位于所述多个半导体主体中的每一者中的布线结构;多个半导体芯片,并排地位于所述中介层的第一表面上且电连接至所述布线结构;包封体,位于所述中介层的所述第一表面上且包封所述</description><language>chi ; eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2021</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20211029&amp;DB=EPODOC&amp;CC=CN&amp;NR=113571496A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76289</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20211029&amp;DB=EPODOC&amp;CC=CN&amp;NR=113571496A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>LUO YUANTING</creatorcontrib><creatorcontrib>WU SHENGCAI</creatorcontrib><creatorcontrib>LIN YUMIN</creatorcontrib><creatorcontrib>HUANG XINYI</creatorcontrib><creatorcontrib>NI ZIXUAN</creatorcontrib><creatorcontrib>CHEN ZHAORONG</creatorcontrib><creatorcontrib>LIN ANGYING</creatorcontrib><title>Multi-chip package and manufacture method thereof</title><description>A multi-chip package and a manufacturing method thereof are disclosed. The multi-chip package includes: an interposer including a dielectric body, a plurality of semiconductor bodies separated by the dielectric body, a through via which penetrates through the dielectric body, and a wiring structure located in each of the plurality of semiconductor bodies; a plurality of semiconductor chips located side by side on a first surface of the interposer and electrically connected to the wiring structure; an encapsulant located on the first surface of the interposer and encapsulating at least a portion of the plurality of semiconductor chips; and a redistribution circuit structure located on a second surface of the interposer opposite to the first surface of the interposer and electrically connected to the plurality of semiconductor chips through the through via. 本发明公开一种多芯片封装件及其制造方法。多芯片封装件包括:中介层,包括介电主体、被所述介电主体隔开的多个半导体主体、贯穿所述介电主体的贯穿通路以及位于所述多个半导体主体中的每一者中的布线结构;多个半导体芯片,并排地位于所述中介层的第一表面上且电连接至所述布线结构;包封体,位于所述中介层的所述第一表面上且包封所述</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2021</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZDD0Lc0pydRNzsgsUChITM5OTE9VSMxLUchNzCtNS0wuKS1KVchNLcnIT1EoyUgtSs1P42FgTUvMKU7lhdLcDIpuriHOHrqpBfnxqcVAQ1LzUkvinf0MDY1NzQ1NLM0cjYlRAwCKESum</recordid><startdate>20211029</startdate><enddate>20211029</enddate><creator>LUO YUANTING</creator><creator>WU SHENGCAI</creator><creator>LIN YUMIN</creator><creator>HUANG XINYI</creator><creator>NI ZIXUAN</creator><creator>CHEN ZHAORONG</creator><creator>LIN ANGYING</creator><scope>EVB</scope></search><sort><creationdate>20211029</creationdate><title>Multi-chip package and manufacture method thereof</title><author>LUO YUANTING ; WU SHENGCAI ; LIN YUMIN ; HUANG XINYI ; NI ZIXUAN ; CHEN ZHAORONG ; LIN ANGYING</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN113571496A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2021</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>LUO YUANTING</creatorcontrib><creatorcontrib>WU SHENGCAI</creatorcontrib><creatorcontrib>LIN YUMIN</creatorcontrib><creatorcontrib>HUANG XINYI</creatorcontrib><creatorcontrib>NI ZIXUAN</creatorcontrib><creatorcontrib>CHEN ZHAORONG</creatorcontrib><creatorcontrib>LIN ANGYING</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>LUO YUANTING</au><au>WU SHENGCAI</au><au>LIN YUMIN</au><au>HUANG XINYI</au><au>NI ZIXUAN</au><au>CHEN ZHAORONG</au><au>LIN ANGYING</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Multi-chip package and manufacture method thereof</title><date>2021-10-29</date><risdate>2021</risdate><abstract>A multi-chip package and a manufacturing method thereof are disclosed. The multi-chip package includes: an interposer including a dielectric body, a plurality of semiconductor bodies separated by the dielectric body, a through via which penetrates through the dielectric body, and a wiring structure located in each of the plurality of semiconductor bodies; a plurality of semiconductor chips located side by side on a first surface of the interposer and electrically connected to the wiring structure; an encapsulant located on the first surface of the interposer and encapsulating at least a portion of the plurality of semiconductor chips; and a redistribution circuit structure located on a second surface of the interposer opposite to the first surface of the interposer and electrically connected to the plurality of semiconductor chips through the through via. 本发明公开一种多芯片封装件及其制造方法。多芯片封装件包括:中介层,包括介电主体、被所述介电主体隔开的多个半导体主体、贯穿所述介电主体的贯穿通路以及位于所述多个半导体主体中的每一者中的布线结构;多个半导体芯片,并排地位于所述中介层的第一表面上且电连接至所述布线结构;包封体,位于所述中介层的所述第一表面上且包封所述</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_CN113571496A
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title Multi-chip package and manufacture method thereof
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-07T08%3A46%3A32IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=LUO%20YUANTING&rft.date=2021-10-29&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN113571496A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true