Clock data recovery circuit, memory storage device and signal generation method

The invention provides a clock data recovery circuit. The clock data recovery circuit comprises a phase detection circuit, a first voting circuit, a low-pass filter circuit and a phase interpolation circuit, the phase detection circuit is used for receiving a first signal and a clock signal and gene...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: YU JIAHUI, WU RENJU, ZHENG BAIMIN, SU WENJIAN
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator YU JIAHUI
WU RENJU
ZHENG BAIMIN
SU WENJIAN
description The invention provides a clock data recovery circuit. The clock data recovery circuit comprises a phase detection circuit, a first voting circuit, a low-pass filter circuit and a phase interpolation circuit, the phase detection circuit is used for receiving a first signal and a clock signal and generating a phase signal. The first voting circuit is used for charging at least one capacitor part according to the phase signal and generating a first voting signal according to a charging result. The low-pass filter circuit is used for generating a phase control signal according to the first voting signal. The phase interpolation circuit is configured to generate the clock signal according to the phase control signal. In addition, the invention also provides a memory storage device and a signal generation method. 本发明提供一种时钟数据回复电路,其包括相位检测电路、第一投票电路、低通滤波电路及相位内插电路。所述相位检测电路用以接收第一信号与时钟信号并产生相位信号。所述第一投票电路用以根据所述相位信号对至少一电容元件进行充电并根据充电结果产生第一投票信号。所述低通滤波电路用以根据所述第一投票信号产生相位控制信号。所述相位内插电路用以根据所述相位控制信号产生所述时钟信号。此外,本发明也提供一种存储器存储装置及信号产生方法
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN113380285A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN113380285A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN113380285A3</originalsourceid><addsrcrecordid>eNqNizEKAjEQANNYiPqHtVfwDMK1cihW2tgfy2aNwVz2SNYDf28KH2A1DMzMza2LQi9wqAiZSSbOH6CQ6R10AwMPUr2oZPQMjqdADJgclOATRvCcOKMGSbXVp7ilmT0wFl79uDDr8-neXbY8Ss9lRKqH9t21aaxtd_v2cLT_NF9LVDbk</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Clock data recovery circuit, memory storage device and signal generation method</title><source>esp@cenet</source><creator>YU JIAHUI ; WU RENJU ; ZHENG BAIMIN ; SU WENJIAN</creator><creatorcontrib>YU JIAHUI ; WU RENJU ; ZHENG BAIMIN ; SU WENJIAN</creatorcontrib><description>The invention provides a clock data recovery circuit. The clock data recovery circuit comprises a phase detection circuit, a first voting circuit, a low-pass filter circuit and a phase interpolation circuit, the phase detection circuit is used for receiving a first signal and a clock signal and generating a phase signal. The first voting circuit is used for charging at least one capacitor part according to the phase signal and generating a first voting signal according to a charging result. The low-pass filter circuit is used for generating a phase control signal according to the first voting signal. The phase interpolation circuit is configured to generate the clock signal according to the phase control signal. In addition, the invention also provides a memory storage device and a signal generation method. 本发明提供一种时钟数据回复电路,其包括相位检测电路、第一投票电路、低通滤波电路及相位内插电路。所述相位检测电路用以接收第一信号与时钟信号并产生相位信号。所述第一投票电路用以根据所述相位信号对至少一电容元件进行充电并根据充电结果产生第一投票信号。所述低通滤波电路用以根据所述第一投票信号产生相位控制信号。所述相位内插电路用以根据所述相位控制信号产生所述时钟信号。此外,本发明也提供一种存储器存储装置及信号产生方法</description><language>chi ; eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2021</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20210910&amp;DB=EPODOC&amp;CC=CN&amp;NR=113380285A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,777,882,25545,76296</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20210910&amp;DB=EPODOC&amp;CC=CN&amp;NR=113380285A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>YU JIAHUI</creatorcontrib><creatorcontrib>WU RENJU</creatorcontrib><creatorcontrib>ZHENG BAIMIN</creatorcontrib><creatorcontrib>SU WENJIAN</creatorcontrib><title>Clock data recovery circuit, memory storage device and signal generation method</title><description>The invention provides a clock data recovery circuit. The clock data recovery circuit comprises a phase detection circuit, a first voting circuit, a low-pass filter circuit and a phase interpolation circuit, the phase detection circuit is used for receiving a first signal and a clock signal and generating a phase signal. The first voting circuit is used for charging at least one capacitor part according to the phase signal and generating a first voting signal according to a charging result. The low-pass filter circuit is used for generating a phase control signal according to the first voting signal. The phase interpolation circuit is configured to generate the clock signal according to the phase control signal. In addition, the invention also provides a memory storage device and a signal generation method. 本发明提供一种时钟数据回复电路,其包括相位检测电路、第一投票电路、低通滤波电路及相位内插电路。所述相位检测电路用以接收第一信号与时钟信号并产生相位信号。所述第一投票电路用以根据所述相位信号对至少一电容元件进行充电并根据充电结果产生第一投票信号。所述低通滤波电路用以根据所述第一投票信号产生相位控制信号。所述相位内插电路用以根据所述相位控制信号产生所述时钟信号。此外,本发明也提供一种存储器存储装置及信号产生方法</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2021</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNizEKAjEQANNYiPqHtVfwDMK1cihW2tgfy2aNwVz2SNYDf28KH2A1DMzMza2LQi9wqAiZSSbOH6CQ6R10AwMPUr2oZPQMjqdADJgclOATRvCcOKMGSbXVp7ilmT0wFl79uDDr8-neXbY8Ss9lRKqH9t21aaxtd_v2cLT_NF9LVDbk</recordid><startdate>20210910</startdate><enddate>20210910</enddate><creator>YU JIAHUI</creator><creator>WU RENJU</creator><creator>ZHENG BAIMIN</creator><creator>SU WENJIAN</creator><scope>EVB</scope></search><sort><creationdate>20210910</creationdate><title>Clock data recovery circuit, memory storage device and signal generation method</title><author>YU JIAHUI ; WU RENJU ; ZHENG BAIMIN ; SU WENJIAN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN113380285A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2021</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>YU JIAHUI</creatorcontrib><creatorcontrib>WU RENJU</creatorcontrib><creatorcontrib>ZHENG BAIMIN</creatorcontrib><creatorcontrib>SU WENJIAN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>YU JIAHUI</au><au>WU RENJU</au><au>ZHENG BAIMIN</au><au>SU WENJIAN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Clock data recovery circuit, memory storage device and signal generation method</title><date>2021-09-10</date><risdate>2021</risdate><abstract>The invention provides a clock data recovery circuit. The clock data recovery circuit comprises a phase detection circuit, a first voting circuit, a low-pass filter circuit and a phase interpolation circuit, the phase detection circuit is used for receiving a first signal and a clock signal and generating a phase signal. The first voting circuit is used for charging at least one capacitor part according to the phase signal and generating a first voting signal according to a charging result. The low-pass filter circuit is used for generating a phase control signal according to the first voting signal. The phase interpolation circuit is configured to generate the clock signal according to the phase control signal. In addition, the invention also provides a memory storage device and a signal generation method. 本发明提供一种时钟数据回复电路,其包括相位检测电路、第一投票电路、低通滤波电路及相位内插电路。所述相位检测电路用以接收第一信号与时钟信号并产生相位信号。所述第一投票电路用以根据所述相位信号对至少一电容元件进行充电并根据充电结果产生第一投票信号。所述低通滤波电路用以根据所述第一投票信号产生相位控制信号。所述相位内插电路用以根据所述相位控制信号产生所述时钟信号。此外,本发明也提供一种存储器存储装置及信号产生方法</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_CN113380285A
source esp@cenet
subjects INFORMATION STORAGE
PHYSICS
STATIC STORES
title Clock data recovery circuit, memory storage device and signal generation method
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-18T06%3A17%3A43IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=YU%20JIAHUI&rft.date=2021-09-10&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN113380285A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true