MANAGING SUB-BLOCK ERASE OPERATIONS IN MEMORY SUB-SYSTEM

The present invention relates to managing the sub-block erase operations in a memory sub-system. A processing device in a memory system receives an erase request to erase the data stored at a data block of a memory device, the erase request identifies a selected sub-block of a plurality of sub-block...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: CHEN HUNG-YANG, XU YUNFEI, KAVALIPURAPU KALYAN C, IWASAKI TOMOKO OGURA, ERWIN E. YU
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator CHEN HUNG-YANG
XU YUNFEI
KAVALIPURAPU KALYAN C
IWASAKI TOMOKO OGURA
ERWIN E. YU
description The present invention relates to managing the sub-block erase operations in a memory sub-system. A processing device in a memory system receives an erase request to erase the data stored at a data block of a memory device, the erase request identifies a selected sub-block of a plurality of sub-blocks of the data block for erase, and each of the plurality of sub-blocks comprises selection gate devices (SGDs) and data storage devices. For each sub-block of the plurality of sub-blocks not selected for erase, the processing device applies an input voltage at a bitline of the respective sub-block and applies a plurality of gate voltages to a plurality of wordlines of the respective sub-block, the plurality of wordlines are coupled to the SGDs and to the data storage devices, and each voltage of the plurality of voltages applied to a successive wordline of the plurality of wordlines is less than a previous voltage applied to a previous wordline by an amount equal to a step down interval. 本申请案涉及在存储器子系统中管理子块擦除操作。存储器系
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN113129982A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN113129982A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN113129982A3</originalsourceid><addsrcrecordid>eNrjZLDwdfRzdPf0c1cIDnXSdfLxd_ZWcA1yDHZV8A8A0iGe_n7BCp5-Cr6uvv5BkWBFwZHBIa6-PAysaYk5xam8UJqbQdHNNcTZQze1ID8-tbggMTk1L7Uk3tnP0NDY0MjS0sLI0ZgYNQBj1yiL</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>MANAGING SUB-BLOCK ERASE OPERATIONS IN MEMORY SUB-SYSTEM</title><source>esp@cenet</source><creator>CHEN HUNG-YANG ; XU YUNFEI ; KAVALIPURAPU KALYAN C ; IWASAKI TOMOKO OGURA ; ERWIN E. YU</creator><creatorcontrib>CHEN HUNG-YANG ; XU YUNFEI ; KAVALIPURAPU KALYAN C ; IWASAKI TOMOKO OGURA ; ERWIN E. YU</creatorcontrib><description>The present invention relates to managing the sub-block erase operations in a memory sub-system. A processing device in a memory system receives an erase request to erase the data stored at a data block of a memory device, the erase request identifies a selected sub-block of a plurality of sub-blocks of the data block for erase, and each of the plurality of sub-blocks comprises selection gate devices (SGDs) and data storage devices. For each sub-block of the plurality of sub-blocks not selected for erase, the processing device applies an input voltage at a bitline of the respective sub-block and applies a plurality of gate voltages to a plurality of wordlines of the respective sub-block, the plurality of wordlines are coupled to the SGDs and to the data storage devices, and each voltage of the plurality of voltages applied to a successive wordline of the plurality of wordlines is less than a previous voltage applied to a previous wordline by an amount equal to a step down interval. 本申请案涉及在存储器子系统中管理子块擦除操作。存储器系</description><language>chi ; eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2021</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20210716&amp;DB=EPODOC&amp;CC=CN&amp;NR=113129982A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20210716&amp;DB=EPODOC&amp;CC=CN&amp;NR=113129982A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>CHEN HUNG-YANG</creatorcontrib><creatorcontrib>XU YUNFEI</creatorcontrib><creatorcontrib>KAVALIPURAPU KALYAN C</creatorcontrib><creatorcontrib>IWASAKI TOMOKO OGURA</creatorcontrib><creatorcontrib>ERWIN E. YU</creatorcontrib><title>MANAGING SUB-BLOCK ERASE OPERATIONS IN MEMORY SUB-SYSTEM</title><description>The present invention relates to managing the sub-block erase operations in a memory sub-system. A processing device in a memory system receives an erase request to erase the data stored at a data block of a memory device, the erase request identifies a selected sub-block of a plurality of sub-blocks of the data block for erase, and each of the plurality of sub-blocks comprises selection gate devices (SGDs) and data storage devices. For each sub-block of the plurality of sub-blocks not selected for erase, the processing device applies an input voltage at a bitline of the respective sub-block and applies a plurality of gate voltages to a plurality of wordlines of the respective sub-block, the plurality of wordlines are coupled to the SGDs and to the data storage devices, and each voltage of the plurality of voltages applied to a successive wordline of the plurality of wordlines is less than a previous voltage applied to a previous wordline by an amount equal to a step down interval. 本申请案涉及在存储器子系统中管理子块擦除操作。存储器系</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2021</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLDwdfRzdPf0c1cIDnXSdfLxd_ZWcA1yDHZV8A8A0iGe_n7BCp5-Cr6uvv5BkWBFwZHBIa6-PAysaYk5xam8UJqbQdHNNcTZQze1ID8-tbggMTk1L7Uk3tnP0NDY0MjS0sLI0ZgYNQBj1yiL</recordid><startdate>20210716</startdate><enddate>20210716</enddate><creator>CHEN HUNG-YANG</creator><creator>XU YUNFEI</creator><creator>KAVALIPURAPU KALYAN C</creator><creator>IWASAKI TOMOKO OGURA</creator><creator>ERWIN E. YU</creator><scope>EVB</scope></search><sort><creationdate>20210716</creationdate><title>MANAGING SUB-BLOCK ERASE OPERATIONS IN MEMORY SUB-SYSTEM</title><author>CHEN HUNG-YANG ; XU YUNFEI ; KAVALIPURAPU KALYAN C ; IWASAKI TOMOKO OGURA ; ERWIN E. YU</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN113129982A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2021</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>CHEN HUNG-YANG</creatorcontrib><creatorcontrib>XU YUNFEI</creatorcontrib><creatorcontrib>KAVALIPURAPU KALYAN C</creatorcontrib><creatorcontrib>IWASAKI TOMOKO OGURA</creatorcontrib><creatorcontrib>ERWIN E. YU</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>CHEN HUNG-YANG</au><au>XU YUNFEI</au><au>KAVALIPURAPU KALYAN C</au><au>IWASAKI TOMOKO OGURA</au><au>ERWIN E. YU</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>MANAGING SUB-BLOCK ERASE OPERATIONS IN MEMORY SUB-SYSTEM</title><date>2021-07-16</date><risdate>2021</risdate><abstract>The present invention relates to managing the sub-block erase operations in a memory sub-system. A processing device in a memory system receives an erase request to erase the data stored at a data block of a memory device, the erase request identifies a selected sub-block of a plurality of sub-blocks of the data block for erase, and each of the plurality of sub-blocks comprises selection gate devices (SGDs) and data storage devices. For each sub-block of the plurality of sub-blocks not selected for erase, the processing device applies an input voltage at a bitline of the respective sub-block and applies a plurality of gate voltages to a plurality of wordlines of the respective sub-block, the plurality of wordlines are coupled to the SGDs and to the data storage devices, and each voltage of the plurality of voltages applied to a successive wordline of the plurality of wordlines is less than a previous voltage applied to a previous wordline by an amount equal to a step down interval. 本申请案涉及在存储器子系统中管理子块擦除操作。存储器系</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_CN113129982A
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
INFORMATION STORAGE
PHYSICS
STATIC STORES
title MANAGING SUB-BLOCK ERASE OPERATIONS IN MEMORY SUB-SYSTEM
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-29T12%3A52%3A59IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=CHEN%20HUNG-YANG&rft.date=2021-07-16&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN113129982A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true