Multi-level cache receiving and forwarding method based on FPGA synchronous serial port

The invention discloses a multi-level cache receiving and forwarding method based on an FPGA synchronous serial port. Data flow rates of a sender and a receiver are balanced through first-level cache,judgment of cache capacity and identifiers, calculation and judgment of a checksum, optional second-...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: LIU BIN, ZHANG XIAOBIN, GAO SONG, ZHAO XIAOMING, PEI XIAOHE, WU JIN
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator LIU BIN
ZHANG XIAOBIN
GAO SONG
ZHAO XIAOMING
PEI XIAOHE
WU JIN
description The invention discloses a multi-level cache receiving and forwarding method based on an FPGA synchronous serial port. Data flow rates of a sender and a receiver are balanced through first-level cache,judgment of cache capacity and identifiers, calculation and judgment of a checksum, optional second-level cache supplementary calculation, judgment of the checksum and final-level cache. According tothe invention, a multi-level cache structure is adopted, so that the data problems of wrong numbers, missing numbers, majority and the like in a synchronous serial port can be effectively solved, theproblem of mismatching of transmission rates of which the data sending rates are greater than the data receiving rates in a part of time periods is effectively solved, the data packet receiving density is high, and the storage resource utilization efficiency is high. 本发明公开了一种基于FPGA同步串口多级缓存接收转发方法,通过一级缓存并判断缓存容量、标识符、计算并判断校验和,可选二级缓存补充计算、判断校验和,末级缓存平衡发送方、接收方数据流速。本发明采用多级缓存结构,可以有效解决同步串口中错数,漏数,多数等数据问题,有效解决部分时间段内出现发送数据率大于接收数据率的传输速率不
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN112491496A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN112491496A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN112491496A3</originalsourceid><addsrcrecordid>eNqNyrEKwjAURuEuDqK-w_UBOlSL0LEUq4viIDiWa_LXBGJuSdKKby-CD-B0-ODMs9tpdMnmDhMcKVYGFKBgJ-sfxF5TL-HFQX_5RDKi6c4RmsRTeznUFN9emSBexkgRwbKjQUJaZrOeXcTq10W2bvfX5phjkA5xYAWP1DXnotiUVVFWu3r7z_MBLUs5mQ</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Multi-level cache receiving and forwarding method based on FPGA synchronous serial port</title><source>esp@cenet</source><creator>LIU BIN ; ZHANG XIAOBIN ; GAO SONG ; ZHAO XIAOMING ; PEI XIAOHE ; WU JIN</creator><creatorcontrib>LIU BIN ; ZHANG XIAOBIN ; GAO SONG ; ZHAO XIAOMING ; PEI XIAOHE ; WU JIN</creatorcontrib><description>The invention discloses a multi-level cache receiving and forwarding method based on an FPGA synchronous serial port. Data flow rates of a sender and a receiver are balanced through first-level cache,judgment of cache capacity and identifiers, calculation and judgment of a checksum, optional second-level cache supplementary calculation, judgment of the checksum and final-level cache. According tothe invention, a multi-level cache structure is adopted, so that the data problems of wrong numbers, missing numbers, majority and the like in a synchronous serial port can be effectively solved, theproblem of mismatching of transmission rates of which the data sending rates are greater than the data receiving rates in a part of time periods is effectively solved, the data packet receiving density is high, and the storage resource utilization efficiency is high. 本发明公开了一种基于FPGA同步串口多级缓存接收转发方法,通过一级缓存并判断缓存容量、标识符、计算并判断校验和,可选二级缓存补充计算、判断校验和,末级缓存平衡发送方、接收方数据流速。本发明采用多级缓存结构,可以有效解决同步串口中错数,漏数,多数等数据问题,有效解决部分时间段内出现发送数据率大于接收数据率的传输速率不</description><language>chi ; eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC COMMUNICATION TECHNIQUE ; ELECTRIC DIGITAL DATA PROCESSING ; ELECTRICITY ; PHYSICS ; TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><creationdate>2021</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20210312&amp;DB=EPODOC&amp;CC=CN&amp;NR=112491496A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20210312&amp;DB=EPODOC&amp;CC=CN&amp;NR=112491496A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>LIU BIN</creatorcontrib><creatorcontrib>ZHANG XIAOBIN</creatorcontrib><creatorcontrib>GAO SONG</creatorcontrib><creatorcontrib>ZHAO XIAOMING</creatorcontrib><creatorcontrib>PEI XIAOHE</creatorcontrib><creatorcontrib>WU JIN</creatorcontrib><title>Multi-level cache receiving and forwarding method based on FPGA synchronous serial port</title><description>The invention discloses a multi-level cache receiving and forwarding method based on an FPGA synchronous serial port. Data flow rates of a sender and a receiver are balanced through first-level cache,judgment of cache capacity and identifiers, calculation and judgment of a checksum, optional second-level cache supplementary calculation, judgment of the checksum and final-level cache. According tothe invention, a multi-level cache structure is adopted, so that the data problems of wrong numbers, missing numbers, majority and the like in a synchronous serial port can be effectively solved, theproblem of mismatching of transmission rates of which the data sending rates are greater than the data receiving rates in a part of time periods is effectively solved, the data packet receiving density is high, and the storage resource utilization efficiency is high. 本发明公开了一种基于FPGA同步串口多级缓存接收转发方法,通过一级缓存并判断缓存容量、标识符、计算并判断校验和,可选二级缓存补充计算、判断校验和,末级缓存平衡发送方、接收方数据流速。本发明采用多级缓存结构,可以有效解决同步串口中错数,漏数,多数等数据问题,有效解决部分时间段内出现发送数据率大于接收数据率的传输速率不</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC COMMUNICATION TECHNIQUE</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>ELECTRICITY</subject><subject>PHYSICS</subject><subject>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2021</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNyrEKwjAURuEuDqK-w_UBOlSL0LEUq4viIDiWa_LXBGJuSdKKby-CD-B0-ODMs9tpdMnmDhMcKVYGFKBgJ-sfxF5TL-HFQX_5RDKi6c4RmsRTeznUFN9emSBexkgRwbKjQUJaZrOeXcTq10W2bvfX5phjkA5xYAWP1DXnotiUVVFWu3r7z_MBLUs5mQ</recordid><startdate>20210312</startdate><enddate>20210312</enddate><creator>LIU BIN</creator><creator>ZHANG XIAOBIN</creator><creator>GAO SONG</creator><creator>ZHAO XIAOMING</creator><creator>PEI XIAOHE</creator><creator>WU JIN</creator><scope>EVB</scope></search><sort><creationdate>20210312</creationdate><title>Multi-level cache receiving and forwarding method based on FPGA synchronous serial port</title><author>LIU BIN ; ZHANG XIAOBIN ; GAO SONG ; ZHAO XIAOMING ; PEI XIAOHE ; WU JIN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN112491496A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2021</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC COMMUNICATION TECHNIQUE</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>ELECTRICITY</topic><topic>PHYSICS</topic><topic>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</topic><toplevel>online_resources</toplevel><creatorcontrib>LIU BIN</creatorcontrib><creatorcontrib>ZHANG XIAOBIN</creatorcontrib><creatorcontrib>GAO SONG</creatorcontrib><creatorcontrib>ZHAO XIAOMING</creatorcontrib><creatorcontrib>PEI XIAOHE</creatorcontrib><creatorcontrib>WU JIN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>LIU BIN</au><au>ZHANG XIAOBIN</au><au>GAO SONG</au><au>ZHAO XIAOMING</au><au>PEI XIAOHE</au><au>WU JIN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Multi-level cache receiving and forwarding method based on FPGA synchronous serial port</title><date>2021-03-12</date><risdate>2021</risdate><abstract>The invention discloses a multi-level cache receiving and forwarding method based on an FPGA synchronous serial port. Data flow rates of a sender and a receiver are balanced through first-level cache,judgment of cache capacity and identifiers, calculation and judgment of a checksum, optional second-level cache supplementary calculation, judgment of the checksum and final-level cache. According tothe invention, a multi-level cache structure is adopted, so that the data problems of wrong numbers, missing numbers, majority and the like in a synchronous serial port can be effectively solved, theproblem of mismatching of transmission rates of which the data sending rates are greater than the data receiving rates in a part of time periods is effectively solved, the data packet receiving density is high, and the storage resource utilization efficiency is high. 本发明公开了一种基于FPGA同步串口多级缓存接收转发方法,通过一级缓存并判断缓存容量、标识符、计算并判断校验和,可选二级缓存补充计算、判断校验和,末级缓存平衡发送方、接收方数据流速。本发明采用多级缓存结构,可以有效解决同步串口中错数,漏数,多数等数据问题,有效解决部分时间段内出现发送数据率大于接收数据率的传输速率不</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_CN112491496A
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC COMMUNICATION TECHNIQUE
ELECTRIC DIGITAL DATA PROCESSING
ELECTRICITY
PHYSICS
TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION
title Multi-level cache receiving and forwarding method based on FPGA synchronous serial port
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-01T09%3A34%3A26IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=LIU%20BIN&rft.date=2021-03-12&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN112491496A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true