High-integration-level nano-wall structure SRAM and implementation method
The invention provides a high-integration-level nano-wall structure SRAM and an implementation method. Compared with a traditional MOSFET in a FINFET and a GAA, the grid electrode of the MOSFET does not need to completely surround a channel region, so that the integration density is greatly improved...
Gespeichert in:
Hauptverfasser: | , , , , , , |
---|---|
Format: | Patent |
Sprache: | chi ; eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | LI YAOSEN LIN FAN NIE RUIHONG LIAO YONGBO LI PING TANG RUIFENG FENG KE |
description | The invention provides a high-integration-level nano-wall structure SRAM and an implementation method. Compared with a traditional MOSFET in a FINFET and a GAA, the grid electrode of the MOSFET does not need to completely surround a channel region, so that the integration density is greatly improved; one side wall is occupied by an NMOS transistor, and three side walls are occupied by PMOS transistors, so that the width-to-length ratio of the P transistor is three times that of the N transistor, and the chip area is greatly reduced; a large number of MOSFETs can be manufactured on the same nanometer wall, and the MOSFETs are isolated by insulators to form a sea-like structure. A six-transistor unit SRAM is formed by the MOSFETs, so that the integration level can be greatly improved.
本专利提出一种高集成度纳米墙结构SRAM及实现方法,相比传统在FINFET和GAA中的MOSFET而言,本专利中的MOSFET的栅极不必全包围沟道区,因此,集成密度大大提高;通过NMOS管占用1面侧墙,PMOS管占用3面侧墙来实现P管的宽长比为N管的宽长比的3倍,极大的减小了芯片面积;在同一面纳米墙上可以制做大量MOSFET,MOSFET间由绝缘体隔离,形成类似门海结构;由上述MOSFET构成六管单元SRAM,可大大提高集成度。 |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN112366204A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN112366204A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN112366204A3</originalsourceid><addsrcrecordid>eNrjZPD0yEzP0M3MK0lNL0osyczP081JLUvNUchLzMvXLU_MyVEoLikqTS4pLUpVCA5y9FVIzEtRyMwtyEnNTc0rAetQyE0tychP4WFgTUvMKU7lhdLcDIpuriHOHrqpBfnxqcUFicmpeakl8c5-hoZGxmZmRgYmjsbEqAEA78M0vw</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>High-integration-level nano-wall structure SRAM and implementation method</title><source>esp@cenet</source><creator>LI YAOSEN ; LIN FAN ; NIE RUIHONG ; LIAO YONGBO ; LI PING ; TANG RUIFENG ; FENG KE</creator><creatorcontrib>LI YAOSEN ; LIN FAN ; NIE RUIHONG ; LIAO YONGBO ; LI PING ; TANG RUIFENG ; FENG KE</creatorcontrib><description>The invention provides a high-integration-level nano-wall structure SRAM and an implementation method. Compared with a traditional MOSFET in a FINFET and a GAA, the grid electrode of the MOSFET does not need to completely surround a channel region, so that the integration density is greatly improved; one side wall is occupied by an NMOS transistor, and three side walls are occupied by PMOS transistors, so that the width-to-length ratio of the P transistor is three times that of the N transistor, and the chip area is greatly reduced; a large number of MOSFETs can be manufactured on the same nanometer wall, and the MOSFETs are isolated by insulators to form a sea-like structure. A six-transistor unit SRAM is formed by the MOSFETs, so that the integration level can be greatly improved.
本专利提出一种高集成度纳米墙结构SRAM及实现方法,相比传统在FINFET和GAA中的MOSFET而言,本专利中的MOSFET的栅极不必全包围沟道区,因此,集成密度大大提高;通过NMOS管占用1面侧墙,PMOS管占用3面侧墙来实现P管的宽长比为N管的宽长比的3倍,极大的减小了芯片面积;在同一面纳米墙上可以制做大量MOSFET,MOSFET间由绝缘体隔离,形成类似门海结构;由上述MOSFET构成六管单元SRAM,可大大提高集成度。</description><language>chi ; eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2021</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20210212&DB=EPODOC&CC=CN&NR=112366204A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20210212&DB=EPODOC&CC=CN&NR=112366204A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>LI YAOSEN</creatorcontrib><creatorcontrib>LIN FAN</creatorcontrib><creatorcontrib>NIE RUIHONG</creatorcontrib><creatorcontrib>LIAO YONGBO</creatorcontrib><creatorcontrib>LI PING</creatorcontrib><creatorcontrib>TANG RUIFENG</creatorcontrib><creatorcontrib>FENG KE</creatorcontrib><title>High-integration-level nano-wall structure SRAM and implementation method</title><description>The invention provides a high-integration-level nano-wall structure SRAM and an implementation method. Compared with a traditional MOSFET in a FINFET and a GAA, the grid electrode of the MOSFET does not need to completely surround a channel region, so that the integration density is greatly improved; one side wall is occupied by an NMOS transistor, and three side walls are occupied by PMOS transistors, so that the width-to-length ratio of the P transistor is three times that of the N transistor, and the chip area is greatly reduced; a large number of MOSFETs can be manufactured on the same nanometer wall, and the MOSFETs are isolated by insulators to form a sea-like structure. A six-transistor unit SRAM is formed by the MOSFETs, so that the integration level can be greatly improved.
本专利提出一种高集成度纳米墙结构SRAM及实现方法,相比传统在FINFET和GAA中的MOSFET而言,本专利中的MOSFET的栅极不必全包围沟道区,因此,集成密度大大提高;通过NMOS管占用1面侧墙,PMOS管占用3面侧墙来实现P管的宽长比为N管的宽长比的3倍,极大的减小了芯片面积;在同一面纳米墙上可以制做大量MOSFET,MOSFET间由绝缘体隔离,形成类似门海结构;由上述MOSFET构成六管单元SRAM,可大大提高集成度。</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2021</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZPD0yEzP0M3MK0lNL0osyczP081JLUvNUchLzMvXLU_MyVEoLikqTS4pLUpVCA5y9FVIzEtRyMwtyEnNTc0rAetQyE0tychP4WFgTUvMKU7lhdLcDIpuriHOHrqpBfnxqcUFicmpeakl8c5-hoZGxmZmRgYmjsbEqAEA78M0vw</recordid><startdate>20210212</startdate><enddate>20210212</enddate><creator>LI YAOSEN</creator><creator>LIN FAN</creator><creator>NIE RUIHONG</creator><creator>LIAO YONGBO</creator><creator>LI PING</creator><creator>TANG RUIFENG</creator><creator>FENG KE</creator><scope>EVB</scope></search><sort><creationdate>20210212</creationdate><title>High-integration-level nano-wall structure SRAM and implementation method</title><author>LI YAOSEN ; LIN FAN ; NIE RUIHONG ; LIAO YONGBO ; LI PING ; TANG RUIFENG ; FENG KE</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN112366204A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2021</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>LI YAOSEN</creatorcontrib><creatorcontrib>LIN FAN</creatorcontrib><creatorcontrib>NIE RUIHONG</creatorcontrib><creatorcontrib>LIAO YONGBO</creatorcontrib><creatorcontrib>LI PING</creatorcontrib><creatorcontrib>TANG RUIFENG</creatorcontrib><creatorcontrib>FENG KE</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>LI YAOSEN</au><au>LIN FAN</au><au>NIE RUIHONG</au><au>LIAO YONGBO</au><au>LI PING</au><au>TANG RUIFENG</au><au>FENG KE</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>High-integration-level nano-wall structure SRAM and implementation method</title><date>2021-02-12</date><risdate>2021</risdate><abstract>The invention provides a high-integration-level nano-wall structure SRAM and an implementation method. Compared with a traditional MOSFET in a FINFET and a GAA, the grid electrode of the MOSFET does not need to completely surround a channel region, so that the integration density is greatly improved; one side wall is occupied by an NMOS transistor, and three side walls are occupied by PMOS transistors, so that the width-to-length ratio of the P transistor is three times that of the N transistor, and the chip area is greatly reduced; a large number of MOSFETs can be manufactured on the same nanometer wall, and the MOSFETs are isolated by insulators to form a sea-like structure. A six-transistor unit SRAM is formed by the MOSFETs, so that the integration level can be greatly improved.
本专利提出一种高集成度纳米墙结构SRAM及实现方法,相比传统在FINFET和GAA中的MOSFET而言,本专利中的MOSFET的栅极不必全包围沟道区,因此,集成密度大大提高;通过NMOS管占用1面侧墙,PMOS管占用3面侧墙来实现P管的宽长比为N管的宽长比的3倍,极大的减小了芯片面积;在同一面纳米墙上可以制做大量MOSFET,MOSFET间由绝缘体隔离,形成类似门海结构;由上述MOSFET构成六管单元SRAM,可大大提高集成度。</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | chi ; eng |
recordid | cdi_epo_espacenet_CN112366204A |
source | esp@cenet |
subjects | BASIC ELECTRIC ELEMENTS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY SEMICONDUCTOR DEVICES |
title | High-integration-level nano-wall structure SRAM and implementation method |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-27T20%3A59%3A27IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=LI%20YAOSEN&rft.date=2021-02-12&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN112366204A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |