SPLIT-GATE FLASH MEMORY CELL WITH IMPROVED READ PERFORMANCE

Embodiments of the present disclosure provide systems and methods for improving the read window in a split-gate flash memory cell, e.g., by biasing the control gate terminal with a non-zero (positiveor negative) voltage during cell read operations to improve or control the erased state read performa...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: MARTIN MATTHEW G, DARYANANI SONU, FESTES GILLES
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator MARTIN MATTHEW G
DARYANANI SONU
FESTES GILLES
description Embodiments of the present disclosure provide systems and methods for improving the read window in a split-gate flash memory cell, e.g., by biasing the control gate terminal with a non-zero (positiveor negative) voltage during cell read operations to improve or control the erased state read performance or the programmed state read performance of the cell. A method of operating the split-gate flash memory cell may include performing program operations, performing erase operations, and performing read operations in the cell, wherein each read operation includes applying a first non-zero voltageto the word line, applying a second non- zero voltage to the bit line, and applying a third non-zero voltage VCGR to the control gate. 本公开的实施方案提供了用于改善分裂栅闪存单元中的读取窗的系统和方法,例如,通过在单元读取操作期间用非零(正或负)电压偏压控制栅端子来改善或控制该单元的擦除状态读取性能或编程状态读取性能。操作分裂栅闪存单元的方法可以包括在该单元中执行编程操作、执行擦除操作和执行读取操作,其中每个读取操作包括向字线施加第一非零电压,向位线施加第二非零电压,以及向控制栅施加第三非零电压VCGR。
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN112292729A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN112292729A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN112292729A3</originalsourceid><addsrcrecordid>eNrjZLAODvDxDNF1dwxxVXDzcQz2UPB19fUPilRwdvXxUQj3DPFQ8PQNCPIPc3VRCHJ1dFEIcA1y8w_ydfRzduVhYE1LzClO5YXS3AyKbq4hzh66qQX58anFBYnJqXmpJfHOfoaGRkaWRuZGlo7GxKgBANLyKTk</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>SPLIT-GATE FLASH MEMORY CELL WITH IMPROVED READ PERFORMANCE</title><source>esp@cenet</source><creator>MARTIN MATTHEW G ; DARYANANI SONU ; FESTES GILLES</creator><creatorcontrib>MARTIN MATTHEW G ; DARYANANI SONU ; FESTES GILLES</creatorcontrib><description>Embodiments of the present disclosure provide systems and methods for improving the read window in a split-gate flash memory cell, e.g., by biasing the control gate terminal with a non-zero (positiveor negative) voltage during cell read operations to improve or control the erased state read performance or the programmed state read performance of the cell. A method of operating the split-gate flash memory cell may include performing program operations, performing erase operations, and performing read operations in the cell, wherein each read operation includes applying a first non-zero voltageto the word line, applying a second non- zero voltage to the bit line, and applying a third non-zero voltage VCGR to the control gate. 本公开的实施方案提供了用于改善分裂栅闪存单元中的读取窗的系统和方法,例如,通过在单元读取操作期间用非零(正或负)电压偏压控制栅端子来改善或控制该单元的擦除状态读取性能或编程状态读取性能。操作分裂栅闪存单元的方法可以包括在该单元中执行编程操作、执行擦除操作和执行读取操作,其中每个读取操作包括向字线施加第一非零电压,向位线施加第二非零电压,以及向控制栅施加第三非零电压VCGR。</description><language>chi ; eng</language><subject>ELECTRICITY ; INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2021</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20210129&amp;DB=EPODOC&amp;CC=CN&amp;NR=112292729A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20210129&amp;DB=EPODOC&amp;CC=CN&amp;NR=112292729A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>MARTIN MATTHEW G</creatorcontrib><creatorcontrib>DARYANANI SONU</creatorcontrib><creatorcontrib>FESTES GILLES</creatorcontrib><title>SPLIT-GATE FLASH MEMORY CELL WITH IMPROVED READ PERFORMANCE</title><description>Embodiments of the present disclosure provide systems and methods for improving the read window in a split-gate flash memory cell, e.g., by biasing the control gate terminal with a non-zero (positiveor negative) voltage during cell read operations to improve or control the erased state read performance or the programmed state read performance of the cell. A method of operating the split-gate flash memory cell may include performing program operations, performing erase operations, and performing read operations in the cell, wherein each read operation includes applying a first non-zero voltageto the word line, applying a second non- zero voltage to the bit line, and applying a third non-zero voltage VCGR to the control gate. 本公开的实施方案提供了用于改善分裂栅闪存单元中的读取窗的系统和方法,例如,通过在单元读取操作期间用非零(正或负)电压偏压控制栅端子来改善或控制该单元的擦除状态读取性能或编程状态读取性能。操作分裂栅闪存单元的方法可以包括在该单元中执行编程操作、执行擦除操作和执行读取操作,其中每个读取操作包括向字线施加第一非零电压,向位线施加第二非零电压,以及向控制栅施加第三非零电压VCGR。</description><subject>ELECTRICITY</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2021</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLAODvDxDNF1dwxxVXDzcQz2UPB19fUPilRwdvXxUQj3DPFQ8PQNCPIPc3VRCHJ1dFEIcA1y8w_ydfRzduVhYE1LzClO5YXS3AyKbq4hzh66qQX58anFBYnJqXmpJfHOfoaGRkaWRuZGlo7GxKgBANLyKTk</recordid><startdate>20210129</startdate><enddate>20210129</enddate><creator>MARTIN MATTHEW G</creator><creator>DARYANANI SONU</creator><creator>FESTES GILLES</creator><scope>EVB</scope></search><sort><creationdate>20210129</creationdate><title>SPLIT-GATE FLASH MEMORY CELL WITH IMPROVED READ PERFORMANCE</title><author>MARTIN MATTHEW G ; DARYANANI SONU ; FESTES GILLES</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN112292729A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2021</creationdate><topic>ELECTRICITY</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>MARTIN MATTHEW G</creatorcontrib><creatorcontrib>DARYANANI SONU</creatorcontrib><creatorcontrib>FESTES GILLES</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>MARTIN MATTHEW G</au><au>DARYANANI SONU</au><au>FESTES GILLES</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>SPLIT-GATE FLASH MEMORY CELL WITH IMPROVED READ PERFORMANCE</title><date>2021-01-29</date><risdate>2021</risdate><abstract>Embodiments of the present disclosure provide systems and methods for improving the read window in a split-gate flash memory cell, e.g., by biasing the control gate terminal with a non-zero (positiveor negative) voltage during cell read operations to improve or control the erased state read performance or the programmed state read performance of the cell. A method of operating the split-gate flash memory cell may include performing program operations, performing erase operations, and performing read operations in the cell, wherein each read operation includes applying a first non-zero voltageto the word line, applying a second non- zero voltage to the bit line, and applying a third non-zero voltage VCGR to the control gate. 本公开的实施方案提供了用于改善分裂栅闪存单元中的读取窗的系统和方法,例如,通过在单元读取操作期间用非零(正或负)电压偏压控制栅端子来改善或控制该单元的擦除状态读取性能或编程状态读取性能。操作分裂栅闪存单元的方法可以包括在该单元中执行编程操作、执行擦除操作和执行读取操作,其中每个读取操作包括向字线施加第一非零电压,向位线施加第二非零电压,以及向控制栅施加第三非零电压VCGR。</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_CN112292729A
source esp@cenet
subjects ELECTRICITY
INFORMATION STORAGE
PHYSICS
STATIC STORES
title SPLIT-GATE FLASH MEMORY CELL WITH IMPROVED READ PERFORMANCE
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-04T02%3A34%3A50IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=MARTIN%20MATTHEW%20G&rft.date=2021-01-29&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN112292729A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true