METHODS AND SYSTEMS FOR SERIAL MEMORY DEVICE CONTROL

Aspects of the present disclosure relate to systems and methods for determining a busy/ready state of a serial memory device. A method includes a memory controller (104) enabling a serial memory device (serial peripheral interphase, SPI, NAND, 110) changing a value of the chip selecting signal (CS#)...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
1. Verfasser: HALDAR KISHALAY
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator HALDAR KISHALAY
description Aspects of the present disclosure relate to systems and methods for determining a busy/ready state of a serial memory device. A method includes a memory controller (104) enabling a serial memory device (serial peripheral interphase, SPI, NAND, 110) changing a value of the chip selecting signal (CS#) from a first value to a second value; the memory controller (104) enabling a clock signal (SCLK) based on changing the value of the chip selecting signal (CS#) from the first value to the second value; the memory controller (104) receiving a flag from the serial memory device (110) indicating a state of the serial memory device (110) based on the enabling of the serial memory device (110) using the chip selecting signal (CS#), wherein the serial memory device (110) is configured to send the flag via a slave output signal (SO) at the same clock cycle of the clock signal (SCLK) that the chip selecting signal (CS#) changes from the first value to the second value. 本公开的各个方面涉及用于确定串行存储器设备的繁忙/就绪状态的系统和方法。一种方法包括:存储器控制器(104
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN112166470A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN112166470A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN112166470A3</originalsourceid><addsrcrecordid>eNrjZDDxdQ3x8HcJVnD0c1EIjgwOcfUNVnDzD1IIdg3ydPRR8HX19Q-KVHBxDfN0dlVw9vcLCfL34WFgTUvMKU7lhdLcDIpuriHOHrqpBfnxqcUFicmpeakl8c5-hoZGhmZmJuYGjsbEqAEAyl4nYw</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>METHODS AND SYSTEMS FOR SERIAL MEMORY DEVICE CONTROL</title><source>esp@cenet</source><creator>HALDAR KISHALAY</creator><creatorcontrib>HALDAR KISHALAY</creatorcontrib><description>Aspects of the present disclosure relate to systems and methods for determining a busy/ready state of a serial memory device. A method includes a memory controller (104) enabling a serial memory device (serial peripheral interphase, SPI, NAND, 110) changing a value of the chip selecting signal (CS#) from a first value to a second value; the memory controller (104) enabling a clock signal (SCLK) based on changing the value of the chip selecting signal (CS#) from the first value to the second value; the memory controller (104) receiving a flag from the serial memory device (110) indicating a state of the serial memory device (110) based on the enabling of the serial memory device (110) using the chip selecting signal (CS#), wherein the serial memory device (110) is configured to send the flag via a slave output signal (SO) at the same clock cycle of the clock signal (SCLK) that the chip selecting signal (CS#) changes from the first value to the second value. 本公开的各个方面涉及用于确定串行存储器设备的繁忙/就绪状态的系统和方法。一种方法包括:存储器控制器(104</description><language>chi ; eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2021</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20210101&amp;DB=EPODOC&amp;CC=CN&amp;NR=112166470A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20210101&amp;DB=EPODOC&amp;CC=CN&amp;NR=112166470A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>HALDAR KISHALAY</creatorcontrib><title>METHODS AND SYSTEMS FOR SERIAL MEMORY DEVICE CONTROL</title><description>Aspects of the present disclosure relate to systems and methods for determining a busy/ready state of a serial memory device. A method includes a memory controller (104) enabling a serial memory device (serial peripheral interphase, SPI, NAND, 110) changing a value of the chip selecting signal (CS#) from a first value to a second value; the memory controller (104) enabling a clock signal (SCLK) based on changing the value of the chip selecting signal (CS#) from the first value to the second value; the memory controller (104) receiving a flag from the serial memory device (110) indicating a state of the serial memory device (110) based on the enabling of the serial memory device (110) using the chip selecting signal (CS#), wherein the serial memory device (110) is configured to send the flag via a slave output signal (SO) at the same clock cycle of the clock signal (SCLK) that the chip selecting signal (CS#) changes from the first value to the second value. 本公开的各个方面涉及用于确定串行存储器设备的繁忙/就绪状态的系统和方法。一种方法包括:存储器控制器(104</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2021</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZDDxdQ3x8HcJVnD0c1EIjgwOcfUNVnDzD1IIdg3ydPRR8HX19Q-KVHBxDfN0dlVw9vcLCfL34WFgTUvMKU7lhdLcDIpuriHOHrqpBfnxqcUFicmpeakl8c5-hoZGhmZmJuYGjsbEqAEAyl4nYw</recordid><startdate>20210101</startdate><enddate>20210101</enddate><creator>HALDAR KISHALAY</creator><scope>EVB</scope></search><sort><creationdate>20210101</creationdate><title>METHODS AND SYSTEMS FOR SERIAL MEMORY DEVICE CONTROL</title><author>HALDAR KISHALAY</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN112166470A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2021</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>HALDAR KISHALAY</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>HALDAR KISHALAY</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>METHODS AND SYSTEMS FOR SERIAL MEMORY DEVICE CONTROL</title><date>2021-01-01</date><risdate>2021</risdate><abstract>Aspects of the present disclosure relate to systems and methods for determining a busy/ready state of a serial memory device. A method includes a memory controller (104) enabling a serial memory device (serial peripheral interphase, SPI, NAND, 110) changing a value of the chip selecting signal (CS#) from a first value to a second value; the memory controller (104) enabling a clock signal (SCLK) based on changing the value of the chip selecting signal (CS#) from the first value to the second value; the memory controller (104) receiving a flag from the serial memory device (110) indicating a state of the serial memory device (110) based on the enabling of the serial memory device (110) using the chip selecting signal (CS#), wherein the serial memory device (110) is configured to send the flag via a slave output signal (SO) at the same clock cycle of the clock signal (SCLK) that the chip selecting signal (CS#) changes from the first value to the second value. 本公开的各个方面涉及用于确定串行存储器设备的繁忙/就绪状态的系统和方法。一种方法包括:存储器控制器(104</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_CN112166470A
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
INFORMATION STORAGE
PHYSICS
STATIC STORES
title METHODS AND SYSTEMS FOR SERIAL MEMORY DEVICE CONTROL
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-27T18%3A44%3A45IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=HALDAR%20KISHALAY&rft.date=2021-01-01&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN112166470A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true