Data weighted average algorithm module and analog-to-digital conversion circuit
The invention discloses a data weighted average algorithm module and an analog-to-digital conversion circuit. The data weighted average algorithm module comprises no less than three groups of parallelstructures, and each parallel structure comprises a state machine unit, a logic comparator, a pointe...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Patent |
Sprache: | chi ; eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | LI MINJUN QIU LEI LI JUN WANG SICE |
description | The invention discloses a data weighted average algorithm module and an analog-to-digital conversion circuit. The data weighted average algorithm module comprises no less than three groups of parallelstructures, and each parallel structure comprises a state machine unit, a logic comparator, a pointer generator and a trigger which are connected to form a loop body. The state machine unit is used for acquiring current state output information according to the feedback information of the trigger and the state output information of the state machine unit in the previous group of parallel structures; and the pointer generator is used for determining pointer output information according to a current logic comparison result and the logic comparison result output by the previous group of parallelstructure logic comparators so that a probability that each capacitor in an external high-order capacitor array is selected is the same. The module and the circuit have the characteristics of higherdata processing speed, simp |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN112039525A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN112039525A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN112039525A3</originalsourceid><addsrcrecordid>eNqNizEOwjAMRbswIOAO5gCRaKsOjKiAmGBhr6zEpJbSuEpcuD4ZOADTl957f109zqgIH2I_KjnANyX0BBi8JNZxgkncEgqIRUYM4o2KcexZMYCVWA6ZJYLlZBfWbbV6Yci0--2m2l8vz_5maJaB8oyWIunQ3-u6ObTHrulO7T_NF2M0Nxo</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Data weighted average algorithm module and analog-to-digital conversion circuit</title><source>esp@cenet</source><creator>LI MINJUN ; QIU LEI ; LI JUN ; WANG SICE</creator><creatorcontrib>LI MINJUN ; QIU LEI ; LI JUN ; WANG SICE</creatorcontrib><description>The invention discloses a data weighted average algorithm module and an analog-to-digital conversion circuit. The data weighted average algorithm module comprises no less than three groups of parallelstructures, and each parallel structure comprises a state machine unit, a logic comparator, a pointer generator and a trigger which are connected to form a loop body. The state machine unit is used for acquiring current state output information according to the feedback information of the trigger and the state output information of the state machine unit in the previous group of parallel structures; and the pointer generator is used for determining pointer output information according to a current logic comparison result and the logic comparison result output by the previous group of parallelstructure logic comparators so that a probability that each capacitor in an external high-order capacitor array is selected is the same. The module and the circuit have the characteristics of higherdata processing speed, simp</description><language>chi ; eng</language><subject>BASIC ELECTRONIC CIRCUITRY ; CODE CONVERSION IN GENERAL ; CODING ; DECODING ; ELECTRICITY</subject><creationdate>2020</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20201204&DB=EPODOC&CC=CN&NR=112039525A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20201204&DB=EPODOC&CC=CN&NR=112039525A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>LI MINJUN</creatorcontrib><creatorcontrib>QIU LEI</creatorcontrib><creatorcontrib>LI JUN</creatorcontrib><creatorcontrib>WANG SICE</creatorcontrib><title>Data weighted average algorithm module and analog-to-digital conversion circuit</title><description>The invention discloses a data weighted average algorithm module and an analog-to-digital conversion circuit. The data weighted average algorithm module comprises no less than three groups of parallelstructures, and each parallel structure comprises a state machine unit, a logic comparator, a pointer generator and a trigger which are connected to form a loop body. The state machine unit is used for acquiring current state output information according to the feedback information of the trigger and the state output information of the state machine unit in the previous group of parallel structures; and the pointer generator is used for determining pointer output information according to a current logic comparison result and the logic comparison result output by the previous group of parallelstructure logic comparators so that a probability that each capacitor in an external high-order capacitor array is selected is the same. The module and the circuit have the characteristics of higherdata processing speed, simp</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>CODE CONVERSION IN GENERAL</subject><subject>CODING</subject><subject>DECODING</subject><subject>ELECTRICITY</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2020</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNizEOwjAMRbswIOAO5gCRaKsOjKiAmGBhr6zEpJbSuEpcuD4ZOADTl957f109zqgIH2I_KjnANyX0BBi8JNZxgkncEgqIRUYM4o2KcexZMYCVWA6ZJYLlZBfWbbV6Yci0--2m2l8vz_5maJaB8oyWIunQ3-u6ObTHrulO7T_NF2M0Nxo</recordid><startdate>20201204</startdate><enddate>20201204</enddate><creator>LI MINJUN</creator><creator>QIU LEI</creator><creator>LI JUN</creator><creator>WANG SICE</creator><scope>EVB</scope></search><sort><creationdate>20201204</creationdate><title>Data weighted average algorithm module and analog-to-digital conversion circuit</title><author>LI MINJUN ; QIU LEI ; LI JUN ; WANG SICE</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN112039525A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2020</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>CODE CONVERSION IN GENERAL</topic><topic>CODING</topic><topic>DECODING</topic><topic>ELECTRICITY</topic><toplevel>online_resources</toplevel><creatorcontrib>LI MINJUN</creatorcontrib><creatorcontrib>QIU LEI</creatorcontrib><creatorcontrib>LI JUN</creatorcontrib><creatorcontrib>WANG SICE</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>LI MINJUN</au><au>QIU LEI</au><au>LI JUN</au><au>WANG SICE</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Data weighted average algorithm module and analog-to-digital conversion circuit</title><date>2020-12-04</date><risdate>2020</risdate><abstract>The invention discloses a data weighted average algorithm module and an analog-to-digital conversion circuit. The data weighted average algorithm module comprises no less than three groups of parallelstructures, and each parallel structure comprises a state machine unit, a logic comparator, a pointer generator and a trigger which are connected to form a loop body. The state machine unit is used for acquiring current state output information according to the feedback information of the trigger and the state output information of the state machine unit in the previous group of parallel structures; and the pointer generator is used for determining pointer output information according to a current logic comparison result and the logic comparison result output by the previous group of parallelstructure logic comparators so that a probability that each capacitor in an external high-order capacitor array is selected is the same. The module and the circuit have the characteristics of higherdata processing speed, simp</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | chi ; eng |
recordid | cdi_epo_espacenet_CN112039525A |
source | esp@cenet |
subjects | BASIC ELECTRONIC CIRCUITRY CODE CONVERSION IN GENERAL CODING DECODING ELECTRICITY |
title | Data weighted average algorithm module and analog-to-digital conversion circuit |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-06T18%3A36%3A35IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=LI%20MINJUN&rft.date=2020-12-04&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN112039525A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |