Preparation method of SOI-based p-GaN enhanced GaN power switch device
The invention relates to a preparation method of an SOI-based p-GaN enhanced GaN power switch device. The preparation method comprises the following steps of growing a gate medium; growing a gate metal; etching to manufacture a gate electrode; growing a first passivation layer; forming the ohmic con...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Patent |
Sprache: | chi ; eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | YU YUEHUI YOU JINHAO CHENG XINHONG ZHENG LI |
description | The invention relates to a preparation method of an SOI-based p-GaN enhanced GaN power switch device. The preparation method comprises the following steps of growing a gate medium; growing a gate metal; etching to manufacture a gate electrode; growing a first passivation layer; forming the ohmic contact in source and drain regions; carrying out ion implantation; growing a second passivation layer;opening a source-drain window; and carrying out the first deep groove etching and second deep groove etching operations. According to the method, the device controllability and stability advantages brought by p-GaN and the device monolithic isolation advantages brought by SOI are helpful for realizing a GaN monolithic integrated half-bridge circuit, the areas of parasitic inductance and die are greatly reduced, and the integration and miniaturization of a power switching device are promoted.
本发明涉及一种SOI基p-GaN增强型GaN功率开关器件的制备方法,包括:栅介质生长;栅金属生长;刻蚀以制作栅电极;生长第一层钝化层;源漏区欧姆接触;离子注入;生长第二层钝化层;打开源漏窗口;第一深槽刻蚀,第二深槽刻蚀。该方法中p-GaN带来的器件可控性 |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN111739801A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN111739801A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN111739801A3</originalsourceid><addsrcrecordid>eNrjZHALKEotSCxKLMnMz1PITS3JyE9RyE9TCPb31E1KLE5NUSjQdU_0U0jNy0jMSwZyQZyC_PLUIoXi8syS5AyFlNSyzORUHgbWtMSc4lReKM3NoOjmGuLsoZtakB-fWlyQmJyal1oS7-xnaGhobmxpYWDoaEyMGgCF0zIr</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Preparation method of SOI-based p-GaN enhanced GaN power switch device</title><source>esp@cenet</source><creator>YU YUEHUI ; YOU JINHAO ; CHENG XINHONG ; ZHENG LI</creator><creatorcontrib>YU YUEHUI ; YOU JINHAO ; CHENG XINHONG ; ZHENG LI</creatorcontrib><description>The invention relates to a preparation method of an SOI-based p-GaN enhanced GaN power switch device. The preparation method comprises the following steps of growing a gate medium; growing a gate metal; etching to manufacture a gate electrode; growing a first passivation layer; forming the ohmic contact in source and drain regions; carrying out ion implantation; growing a second passivation layer;opening a source-drain window; and carrying out the first deep groove etching and second deep groove etching operations. According to the method, the device controllability and stability advantages brought by p-GaN and the device monolithic isolation advantages brought by SOI are helpful for realizing a GaN monolithic integrated half-bridge circuit, the areas of parasitic inductance and die are greatly reduced, and the integration and miniaturization of a power switching device are promoted.
本发明涉及一种SOI基p-GaN增强型GaN功率开关器件的制备方法,包括:栅介质生长;栅金属生长;刻蚀以制作栅电极;生长第一层钝化层;源漏区欧姆接触;离子注入;生长第二层钝化层;打开源漏窗口;第一深槽刻蚀,第二深槽刻蚀。该方法中p-GaN带来的器件可控性</description><language>chi ; eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2020</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20201002&DB=EPODOC&CC=CN&NR=111739801A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76516</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20201002&DB=EPODOC&CC=CN&NR=111739801A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>YU YUEHUI</creatorcontrib><creatorcontrib>YOU JINHAO</creatorcontrib><creatorcontrib>CHENG XINHONG</creatorcontrib><creatorcontrib>ZHENG LI</creatorcontrib><title>Preparation method of SOI-based p-GaN enhanced GaN power switch device</title><description>The invention relates to a preparation method of an SOI-based p-GaN enhanced GaN power switch device. The preparation method comprises the following steps of growing a gate medium; growing a gate metal; etching to manufacture a gate electrode; growing a first passivation layer; forming the ohmic contact in source and drain regions; carrying out ion implantation; growing a second passivation layer;opening a source-drain window; and carrying out the first deep groove etching and second deep groove etching operations. According to the method, the device controllability and stability advantages brought by p-GaN and the device monolithic isolation advantages brought by SOI are helpful for realizing a GaN monolithic integrated half-bridge circuit, the areas of parasitic inductance and die are greatly reduced, and the integration and miniaturization of a power switching device are promoted.
本发明涉及一种SOI基p-GaN增强型GaN功率开关器件的制备方法,包括:栅介质生长;栅金属生长;刻蚀以制作栅电极;生长第一层钝化层;源漏区欧姆接触;离子注入;生长第二层钝化层;打开源漏窗口;第一深槽刻蚀,第二深槽刻蚀。该方法中p-GaN带来的器件可控性</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2020</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZHALKEotSCxKLMnMz1PITS3JyE9RyE9TCPb31E1KLE5NUSjQdU_0U0jNy0jMSwZyQZyC_PLUIoXi8syS5AyFlNSyzORUHgbWtMSc4lReKM3NoOjmGuLsoZtakB-fWlyQmJyal1oS7-xnaGhobmxpYWDoaEyMGgCF0zIr</recordid><startdate>20201002</startdate><enddate>20201002</enddate><creator>YU YUEHUI</creator><creator>YOU JINHAO</creator><creator>CHENG XINHONG</creator><creator>ZHENG LI</creator><scope>EVB</scope></search><sort><creationdate>20201002</creationdate><title>Preparation method of SOI-based p-GaN enhanced GaN power switch device</title><author>YU YUEHUI ; YOU JINHAO ; CHENG XINHONG ; ZHENG LI</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN111739801A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2020</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>YU YUEHUI</creatorcontrib><creatorcontrib>YOU JINHAO</creatorcontrib><creatorcontrib>CHENG XINHONG</creatorcontrib><creatorcontrib>ZHENG LI</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>YU YUEHUI</au><au>YOU JINHAO</au><au>CHENG XINHONG</au><au>ZHENG LI</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Preparation method of SOI-based p-GaN enhanced GaN power switch device</title><date>2020-10-02</date><risdate>2020</risdate><abstract>The invention relates to a preparation method of an SOI-based p-GaN enhanced GaN power switch device. The preparation method comprises the following steps of growing a gate medium; growing a gate metal; etching to manufacture a gate electrode; growing a first passivation layer; forming the ohmic contact in source and drain regions; carrying out ion implantation; growing a second passivation layer;opening a source-drain window; and carrying out the first deep groove etching and second deep groove etching operations. According to the method, the device controllability and stability advantages brought by p-GaN and the device monolithic isolation advantages brought by SOI are helpful for realizing a GaN monolithic integrated half-bridge circuit, the areas of parasitic inductance and die are greatly reduced, and the integration and miniaturization of a power switching device are promoted.
本发明涉及一种SOI基p-GaN增强型GaN功率开关器件的制备方法,包括:栅介质生长;栅金属生长;刻蚀以制作栅电极;生长第一层钝化层;源漏区欧姆接触;离子注入;生长第二层钝化层;打开源漏窗口;第一深槽刻蚀,第二深槽刻蚀。该方法中p-GaN带来的器件可控性</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | chi ; eng |
recordid | cdi_epo_espacenet_CN111739801A |
source | esp@cenet |
subjects | BASIC ELECTRIC ELEMENTS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY SEMICONDUCTOR DEVICES |
title | Preparation method of SOI-based p-GaN enhanced GaN power switch device |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-16T03%3A56%3A50IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=YU%20YUEHUI&rft.date=2020-10-02&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN111739801A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |